# 8-Mbit (512K × 16) Static RAM #### **Features** - AEC-Q100 qualified - Temperature ranges □ Automotive-E: -40 °C to +125 °C - High speed □ t<sub>AA</sub> = 10 ns - Low active and standby currents □ I<sub>CC</sub> = 90 mA typical □ I<sub>SB2</sub> = 20 mA typical - 1.0 V data retention - Automatic power-down when deselected - Transistor-transistor logic (TTL)-compatible inputs and outputs - Easy memory expansion with CE and OE features - Available in Pb-free 48-ball very fine-pitch ball grid array (VFBGA) package #### **Functional Description** The CY7C1051H<sup>[1]</sup> is a high-performance CMOS fast static RAM automotive part with embedded ECC. To write to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte LOW Enable $\overline{(BLE)}$ is LOW, then data from I/O pins $\overline{(I/O_0-I/O_7)}$ , is written into the location specified on the address pins $\overline{(A_0-A_{18})}$ . If Byte HIGH Enable $\overline{(BHE)}$ is LOW, then data from I/O pins $\overline{(I/O_8-I/O_{15})}$ is written into the location specified on the address pins $\overline{(A_0-A_{18})}$ . To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte LOW Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub>–I/O<sub>7</sub>. If Byte HIGH Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of read and write modes. The input/output pins (I/O $_0$ –I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or a write operation (CE LOW, and WE LOW) is in progress. The CY7C1051H is available in 48-ball VFBGA package. # Logic Block Diagram - CY7C1051H #### Note 1. This device does not support automatic write-back on error detection. # **CY7C1051H Automotive** ### Contents | Pin Configurations | 3 | |--------------------------------|---| | Product Portfolio | | | Maximum Ratings | | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | 5 | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | | | AC Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering information | | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagram | 13 | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | PSoC®Solutions | 16 | | Cypress Developer Community | 16 | | Technical Support | | ## **Pin Configurations** Figure 1. 48-ball FBGA pinout (Top View) [2] #### **Product Portfolio** | | | | | | Power Di | Dissipation | | | | |-----------|--------------|---------------------------|-------------|---------------------------|------------------------|--------------------------------|--------|--|--| | Product | Range | V <sub>CC</sub> Range (V) | Speed (ns) | Operating | I <sub>CC</sub> , (mA) | Standby | I (mΔ) | | | | Troduct | italige | ACC Ivalide (A) | Opeca (113) | f = f <sub>max</sub> | | Standby, I <sub>SB2</sub> (mA) | | | | | | | | | <b>Тур</b> <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | | | | CY7C1051H | Automotive-E | 2.2 V-3.6 V | 10 | 90 | 160 | 20 | 50 | | | NC pins are not connected on the die. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V-3.6 V), T<sub>A</sub> = 25 °C. # **Maximum Ratings** Exceeding the maximum ratings may shorten the useful life of the device. These user guidelines are not tested. | DC input voltage [4] | –0.3 V to V <sub>CC</sub> + 0.3 V | |---------------------------------------------------------|-----------------------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | # **Operating Range** | Range | <b>Ambient Temperature</b> | V <sub>CC</sub> | |--------------|----------------------------|-----------------| | Automotive-E | –40 °C to +125 °C | 2.2 V to 3.6 V | #### **DC Electrical Characteristics** Over the Operating Range | Davamatav | Bassa | indian | Took Condi | 4ione | Auton | notive-E | I I mit | |------------------|-------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|-----------------------|---------| | Parameter | Descr | iption | Test Conditions | | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OH}$ = -1.0 mA | | 2 | - | V | | | voltage | 2.7 V to 3.0 V | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA | | 2.2 | _ | V | | | | 3.0 V to 3.6 V | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA | | 2.4 | - | V | | V <sub>OL</sub> | Output LOW | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 2 mA | | - | 0.4 | V | | | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | | - | 0.4 | V | | V <sub>IH</sub> | Input HIGH | 2.2 V to 2.7 V | - | | 2 | V <sub>CC</sub> + 0.3 | V | | | voltage | 2.7 V to 3.6 V | ′ – | | 2 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW | 2.2 V to 2.7 V | - | | -0.3 | 0.6 | V | | | voltage <sup>[4]</sup> | 2.7 V to 3.6 V | - | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input leakage cu | rrent | $GND \le V_{IN} \le V_{CC}$ | | -5 | +5 | μΑ | | I <sub>OZ</sub> | Output leakage | current | GND $\leq$ V <sub>OUT</sub> $\leq$ V <sub>CC</sub> , Output | t disabled | <b>-</b> 5 | +5 | μΑ | | I <sub>CC</sub> | Operating supply | / current | V <sub>CC</sub> = Max,<br>I <sub>OUT</sub> = 0 mA,<br>CMOS levels | $f = f_{MAX} = 1/t_{RC}$ | _ | 160 | mA | | I <sub>SB1</sub> | Automatic CE po<br>current – TTL in | | | MAX | - | 60 | mA | | I <sub>SB2</sub> | Automatic CE po<br>current – CMOS | | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.2 \text{V} \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{V or V}_{\text{IN}} \leq \end{aligned}$ | | _ | 50 | mA | #### Note Document Number: 001-87624 Rev. \*F <sup>4.</sup> $V_{IL(min)} = -2.0 \text{ V}$ and $V_{IH(max)} = V_{CC} + 2 \text{ V}$ for pulse durations of less than 20 ns. ## Capacitance | Parameter [5] | Description | Test Conditions | Max | Unit | |------------------|-------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 10 | pF | | C <sub>OUT</sub> | I/O capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [5] | Description | Test Conditions | 48-ball VFBGA<br>Package | Unit | |-------------------|---------------------------------------------|-------------------------------------------------------------------------|--------------------------|------| | $\Theta_{JA}$ | Thermal resistance<br>(junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 31.50 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance<br>(junction to case) | | 15.75 | °C/W | #### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms [6] | Parameters | 3.0 V | Unit | |-------------------|-------|------| | R1 | 317 | Ω | | R2 | 351 | Ω | | V <sub>TH</sub> | 1.5 | V | | V <sub>HIGH</sub> | 3 | V | #### Notes - 5. Tested initially and after any design or process changes that may affect these parameters. 6. Full device AC operation assumes a 100-µs ramp time from 0 to V<sub>CC(min)</sub> and 100-µs wait time after V<sub>CC</sub> stabilization. # **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | Max | Unit | |---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | _ | 1.0 | - | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = V_{DR}, \overline{CE} \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | - | 50 | mA | | t <sub>CDR</sub> <sup>[7]</sup> | Chip deselect to data retention time | - | 0 | _ | ns | | $t_{R}^{[8]}$ | Operation recovery time | V <sub>CC</sub> ≥ 2.2 V | 10 | - | ns | #### **Data Retention Waveform** Figure 3. Data Retention Waveform Tested initially and after any design or process changes that may affect these parameters. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 μs or stable at V<sub>CC(min.)</sub> ≥ 100 μs. ## **AC Switching Characteristics** Over the Operating Range | Parameter [9] | Description | - | -10 | | | |------------------------------------|-----------------------------------------------|-----|-----|------|--| | Parameter [9] | Description | Min | Max | Unit | | | Read Cycle | | · | | | | | t <sub>power</sub> <sup>[10]</sup> | V <sub>CC</sub> (typical) to the First Access | 100 | _ | μs | | | t <sub>RC</sub> | Read Cycle Time | 10 | _ | ns | | | t <sub>AA</sub> | Address to Data Valid | - | 10 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | - | ns | | | t <sub>ACE</sub> | CE LOW to Data Valid | - | 10 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | - | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to Low Z [11] | 0 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z [11, 12] | _ | 5 | ns | | | t <sub>LZCE</sub> | CE LOW to Low Z [11] | 3 | _ | ns | | | t <sub>HZCE</sub> | CE HIGH to High Z [11, 12] | _ | 5 | ns | | | t <sub>PU</sub> | CE LOW to Power Up [13] | 0 | _ | ns | | | t <sub>PD</sub> | CE HIGH to Power Down [13] | _ | 10 | ns | | | t <sub>DBE</sub> | Byte Enable to Data Valid | _ | 5 | ns | | | t <sub>LZBE</sub> | Byte Enable to Low Z [11] | 0 | _ | ns | | | t <sub>HZBE</sub> | Byte Disable to High Z [11, 12] | _ | 6 | ns | | | Write Cycle [14 | , 15] | | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | _ | ns | | | t <sub>SCE</sub> | CE LOW to Write End | 7 | _ | ns | | | t <sub>AW</sub> | Address Setup to Write End | 7 | _ | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | _ | ns | | | t <sub>SA</sub> | Address Setup to Write Start | 0 | _ | ns | | | t <sub>PWE</sub> | WE Pulse Width | 7 | _ | ns | | | t <sub>SD</sub> | Data Setup to Write End | 5 | _ | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to Low Z [11] | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to High Z [11, 12] | _ | 5 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | - | ns | | - 9. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V. 10. t<sub>POWER</sub> gives the minimum amount of time that the power supply must be at typical V<sub>CC</sub> values until the first memory access can be performed. 11. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, t<sub>HZBE</sub> are specified with a load capacitance of 5 pF as in part (d) of Figure 2 on page 5. Transition is measured when the outputs enter a high impedance state. - 13. These parameters are guaranteed by design and are not tested. - 13. These parameters are guaranteed by design and are not tested. 14. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data setup and hold timing must refer to the leading edge of the signal that terminates the write. 15. The minimum write cycle time for Write Cycle No. 3 (WE Controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ## **Switching Waveforms** #### Figure 4. Read Cycle No. 1 [16, 17] Figure 5. Read Cycle No. 2 (OE Controlled) [17, 18] <sup>16.</sup> Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ , $\overline{BLE}$ , or both = $V_{IL}$ . 17. $\overline{WE}$ is HIGH for Read cycle. <sup>18.</sup> Address valid before or coincident with $\overline{\text{CE}}$ transition LOW. #### Switching Waveforms(continued) Figure 7. Write Cycle No. 2 ( $\overline{\rm BLE}$ or $\overline{\rm BHE}$ Controlled) $^{[19,\ 20,\ 21]}$ #### Notes <sup>19.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>20.</sup> Data I/O is in high-impedance state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 21. During this period, the I/Os are in output state. Do not apply input signals. #### Switching Waveforms(continued) **ADDRESS** BHE/ DATA<sub>IN</sub> VALID Figure 8. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[22,\ 23,\ 24,\ 25]}$ Figure 9. Write Cycle No. 4 (WE Controlled) [23, 24] - 22. The internal write pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be sum of t<sub>HZWE</sub> and t<sub>SD</sub>. 23. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 24. Data I/O is in high impedance state if $\overline{\text{CE}} = \text{V}_{\text{IH}}$ , or $\overline{\text{OE}} = \text{V}_{\text{IH}}$ or $\overline{\text{BHE}}$ , and/or $\overline{\text{BLE}} = \text{V}_{\text{IH}}$ . 25. During this period the I/Os are in output state. Do not apply input signals. ## **Truth Table** The truth table is as follows <sup>[26]</sup>: | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Χ | Χ | Х | Х | High-Z | High-Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read All Bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data Out | High-Z | Read Lower Bits Only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High-Z | Data Out | Read Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write All Bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data In | High-Z | Write Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | High-Z | Data In | Write Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High-Z | High-Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | $\label{eq:Note} \textbf{26.}$ The input voltage levels on signals with value X should be either at $V_{IH}$ or $V_{IL}$ . ## **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|------------------|----------------------|--------------------|------------------------------------------|--------------------| | 10 | 2.2 V-3.6 V | CY7C1051H30-10BV1XE | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm) (Pb-free) | Automotive-E | | | | CY7C1051H30-10BV1XET | | | | #### **Ordering Code Definitions** ## **Package Diagram** Figure 10. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. 51-85150 \*H # **Acronyms** Table 1. Acronyms Used in this Document | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | Byte High Enable | | | | | BLE | Byte Low Enable | | | | | CE | Chip Enable | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | I/O | Input/Output | | | | | ŌĒ | Output Enable | | | | | SRAM | Static Random Access Memory | | | | | TTL | Transistor-Transistor Logic | | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | | WE | Write Enable | | | | ### **Document Conventions** #### **Units of Measure** Table 2. Units of Measure | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | mA | A milliampere | | | | | mm | millimeter | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY7C1051H Automotive, 8-Mbit (512K × 16) Static RAM Document Number: 001-87624 | | | | | | | |------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | *C | 4961297 | NILE | 10/13/2015 | Changed status from Preliminary to Final. | | | | *D | 5303970 | VINI | 06/10/2016 | Added Automotive-A Temperature Range related information in all instances across the document. Added 44-pin TSOP II Package related information in all instances across the document. Updated Ordering Information: Updated part numbers. Updated Package Diagram: Added spec 51-85087 *E. Updated to new template. Completing Sunset Review. | | | | *E | 5333780 | VINI | 07/20/2016 | Removed Automotive-A Temperature Range related information in all instances across the document. Removed 44-pin TSOP II Package related information in all instances across the document. Updated Features: Added "AEC-Q100 qualified". Updated Ordering Information: Updated part numbers. Updated Package Diagram: Removed spec 51-85087 *E. | | | | *F | 5435305 | VINI | 09/13/2016 | Updated Maximum Ratings: Updated Note 4 (Replaced "2 ns" with "20 ns"). Updated DC Electrical Characteristics: Removed Operating Range "2.7 V to 3.6 V" and all values corresponding to V <sub>OH</sub> parameter. Included Operating Ranges "2.7 V to 3.0 V" and "3.0 V to 3.6 V" and all values corresponding to V <sub>OH</sub> parameter. Updated Ordering Information: Updated part numbers. Updated to new template. | | | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless #### **PSoC®Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2013-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software is software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, functional devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.