#### **FEATURES AND BENEFITS** - Automotive AEC-Q100 qualified - Withstands surge input to 40 V<sub>IN</sub> for load dump - $\bullet$ Operates down to 3.4 $V_{IN}$ (typ), 3.6 $V_{IN}$ (max) for idle stop - • Utilizes pulse frequency modulation (PFM) for low ${\rm I}_{\rm Q}$ mode - Function options: - -Selectable PWM / Low IO PFM mode, or - Selectable 10 $\mu$ A Sleep mode (automatic PWM / Low $I_Q$ PFM mode selection) - Fixed output voltage options: 3.3 V or 5 V with ±1.0% accuracy - Delivers up to 2 A of output current - Integrated 110 m $\Omega$ high-side MOSFET - Adjustable switching frequency from 300 to 550 kHz (to 605 kHz with sync) - EMI Reduction Features: - -Frequency dithering - -Controlled switching node - External synchronization capability - Active low NPOR output with 7.5 ms delay Continued on the next page... # PACKAGE: 10-pin SOIC with exposed thermal pad (suffix LK) Not to scale #### DESCRIPTION The A8585 family is designed to provide the power supply requirements of next generation car audio and infotainment systems. The A8585 family provides all the control and protection circuitry to produce a high current regulator with $\pm 1\%$ output voltage accuracy. In PWM mode, the A8585 family employs current mode control to provide simple compensation, excellent stability, and fast transient response. In Low $I_Q$ mode, the A8585 family employs pulse frequency modulation (PFM) to draw less than 33 $\mu A$ from 12 $V_{IN}$ while supplying 5 V/40 $\mu A$ . When operational, the A8585 family operates down to at least 3.6 $V_{IN}$ ( $V_{IN}$ falling). The selectable Sleep mode feature allows for very low standby current. Features of the A8585 family include a programmable PWM switching frequency. The regulator switching frequency can be synchronized to an external clock. The A8585 has external compensation to optimize stability and transient response for a wide range of external components and applications. The A8585 has a fixed soft start time of 5 ms. Continued on the next page... #### **APPLICATIONS:** - Automotive: - Instrument Clusters - Audio Systems - Navigation - HVAC - Home audio - Network and telecom - Industrial #### FEATURES AND BENEFITS (continued) - ullet Pre-bias startup capable: $V_{OUT}$ increases monotonically, will not cause a reset - External compensation for maximum flexibility - Stable with ceramic or electrolytic output capacitors - Internally fixed soft start time of 5 ms - Pulse-by-pulse current limit, hiccup mode short circuit, and thermal protections - Pin open/short and component fault tolerant - -40°C to 150°C operating junction temperature range - Thermally enhanced SOIC-10 surface mount package #### **DESCRIPTION** (continued) Extensive protection features of the A8585 include pulse-by-pulse current limit, hiccup mode short circuit protection, open/short asynchronous diode protection, BOOT open/short voltage protection, $V_{\rm IN}$ undervoltage lockout, and thermal shutdown. The A8585 is supplied in a 10-pin SOIC package (suffix LK) with exposed power pad. It is lead (Pb) free, with 100% matte-tin leadframe plating. #### Selection Guide | Goldottott Galac | | | | |------------------|----------------------------------|-----------------------|-----------------------------------------| | Part Number | Packing* | Output Voltage Option | Function Option | | A8585KLKTR-T | 3000 pieces per 13-in. reel | 5 V compatible | Selectable PWM / Low I <sub>O</sub> PFM | | A8585KLKTR-T-1 | 3000 pieces per 13-in. reel | 3.3 V compatible | Selectable PWW/LOW IQ PPW | | A8585KLKTR-T-2 | Contact factory for availability | 5 V compatible | Selectable Sleep (automatic | | A8585KLKTR-T-3 | Contact factory for availability | 3.3 V compatible | PWM / Low I <sub>Q</sub> PWM selection) | ### Absolute Maximum Ratings\* | Characteristic | Symbol | Notes | Rating | Unit | |---------------------------------|-----------------------|-------------------------------------------------|----------------------------------------------|------| | Input Voltage (VIN pins) | V <sub>IN</sub> | | -0.3 to 40 | V | | Switching Nada Valtage (SW nin) | V | Continuous; rating is a function of temperature | -0.3 to V <sub>IN</sub> + 0.3 | V | | Switching Node Voltage (SW pin) | V <sub>SW</sub> | t < 50 ns | -1.0 to V <sub>IN</sub> + 3 | V | | BOOT Pin Voltage | V | Continuous | $V_{SW} - 0.3 \text{ to} $<br>$V_{SW} + 5.5$ | V | | BOOT Fill Voltage | V <sub>BOOT</sub> | BOOT pin overvoltage fault condition | $V_{SW} - 0.3$ to $V_{SW} + 7$ | ٧ | | VOUT Pin Voltage | \ <u>'</u> | Continuous | -0.3 to 5.5 | V | | VOOT FIIT VOITage | V <sub>OUT</sub> | VOUT pin overvoltage fault condition | -0.3 to 7 | V | | PWM/PFM Pin Voltage | V <sub>PWM/PFM</sub> | A8585, A8585-1 | -0.3 to V <sub>IN</sub> + 0.3 | V | | EN/SLEEP Pin Voltage | V <sub>EN/SLEEP</sub> | A8585-2, A8585-3 | -0.3 to V <sub>IN</sub> + 0.3 | V | | All other pins | | | -0.3 to 5.5 | V | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | <sup>\*</sup>Operation at levels beyond the ratings listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability. #### Thermal Characteristics: May require derating at maximum conditions; see Power Dissipation and Thermal Calculations section | Characteristic | Symbol | Test Conditions* | Value | Unit | |----------------------------|-----------------|----------------------------------------|-------|------| | Package Thermal Resistance | $R_{\theta JA}$ | On 4-layer PCB based on JEDEC standard | 35 | °C/W | <sup>\*</sup>Additional thermal information available on the Allegro website. <sup>\*</sup>Contact Allegro™ for additional packing options ## A8585 # Wide Input Voltage, 2 A Buck Regulator Family with Low $I_Q$ Mode #### **Table of Contents** | Specifications | 1 | Protection Features | 19 | |----------------------------------------------------------|----|---------------------------------------------------------------------------------|----| | Typical Application Diagram | 1 | Undervoltage Lockout (UVLO) | 19 | | Ordering Selection Guide | 2 | Pulse-by-Pulse Overcurrent Protection (OCP) | 20 | | Absolute Maximum Ratings | 2 | Overcurrent Protection (OCP) and Hiccup Mode | 20 | | Thermal Characteristics | 2 | BOOT Capacitor Protection | 20 | | Functional Block Diagram | 4 | Asynchronous Diode Protection | 21 | | Pinout Diagrams and Terminal List | 5 | Overvoltage Protection (OVP) | 21 | | Electrical Characteristics | 6 | Pin-to-Ground and Pin-to-Pin Short Protections | 21 | | Characteristic Performance | 10 | Thermal Shutdown (TSD) | 21 | | Functional Description | 15 | Design and Component Selection | 23 | | Overview | 15 | PWM Switching Frequency (R <sub>FSET</sub> ) | 23 | | Reference Voltage | 15 | Output Inductor (L <sub>O</sub> ) | 23 | | PWM Switching Frequency | 15 | Output Capacitors | 24 | | EN/SLEEP Input (for A8585-2 and A8585-3) | 16 | Low-I <sub>Q</sub> PFM Output Voltage Ripple Calculation | 25 | | PWM/PFM Input (for A8585 and A8585-1) | 16 | Input Capacitors | 26 | | PWM Synchronization | 16 | Asynchronous Diode (D1) | 27 | | Transconductance Error Amplifier | 16 | Bootstrap Capacitor | 27 | | Slope Compensation | 16 | Compensation Components (R <sub>Z</sub> , C <sub>Z</sub> , and C <sub>P</sub> ) | 27 | | Current Sense Amplifier | 16 | A Generalized Tuning Procedure | 30 | | Power MOSFETs | 17 | Power Dissipation and Thermal Calculations | 31 | | BOOT Regulator | 17 | • | 22 | | Pulse Width Modulation (PWM) Mode | 17 | PCB Component Placement and Routing | 32 | | Low-I <sub>Q</sub> Pulse Frequency Modulation (PFM) Mode | 17 | Package Drawing | 34 | | Soft Start (Startup) and Inrush Current Control | 18 | | | | Pre-Biased Startup | 19 | | | | Active Low Power-On Reset (NPOR) Output | 19 | | | **Functional Block Diagram** ### **Pinout Diagrams** A8585 and A8585-1 variants A8585-2 and A8585-3 variants #### **Terminal List Table** | Number | Name | Function | |--------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | VIN | Power input for the control circuits and the drain of the internal high-side N-channel MOSFET. Connect this pin to a power supply of 4.0 to 35 V. A high quality, high frequency ceramic capacitor should be placed and grounded very close to this pin. | | 3 | PWM/PFM | (A8585 and A8585-1) Setting this pin high forces PWM mode. Setting this pin low allows Low $I_Q$ PFM mode after 2048 clock cycles if two conditions are met: (1) the regulator is lightly loaded and (2) there is no clock signal being applied to the FSET/SYNC <sub>PWM</sub> input pin. | | 3 | EN/SLEEP | (A8585-2 and A8585-3) This pin must be set high to enable the device. If this pin is set low, the device will enter a very low current shut down or sleep state ( $V_{OUT} = 0 \text{ V}$ ). If the application does not require a sleep mode, then this pin can be tied directly to VIN. Do not float this pin. | | 4 | FSET/SYNC <sub>PWM</sub> | Frequency setting and PWM synchronization pin. A resistor, R <sub>FSET</sub> , from this pin to GND sets the PWM switching frequency. See figure 11 and/or equation 1 to determine the value of R <sub>FSET</sub> . Applying a clock signal to this pin forces PWM mode (that is, it overrides a logic low on the PWM/PFM pin) and synchronizes the PWM switching frequency. | | 5 | VOUT | Connect this pin to the output of the regulator. This pin supplies internal circuitry when its voltage level is high enough. Also, through an on-chip voltage divider, this pin connects to the negative feedback input of the error amplifier. Keep the VOUT pin quiet and kelvin connect. | | 6 | NPOR | Active low, power on reset output signal. This pin is an open drain output that transitions from low to high impedance after the output has maintained regulation for $t_{dPOR}$ . | | 7 | COMP | Output of the error amplifier, and compensation node for the current mode control loop. Connect a series RC network from this pin to GND for loop compensation. See the Design and Component Selection section of this datasheet for further details. | | 8 | GND | Ground pin. | | 9 | SW | The source for the internal high-side N-channel MOSFET. The external free-wheeling diode ( $D_1$ ) and output inductor ( $L_0$ ) should be connected to this pin. Both $D_1$ and $L_0$ should be placed close to this pin and connected with relatively wide traces. | | 10 | воот | High-side gate drive boost input. This pin supplies the drive for the high-side N-channel MOSFET. Connect a 47 nF ceramic capacitor from BOOT to SW. | | _ | PAD | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least 6 vias, directly in the pad. | # ELECTRICAL CHARACTERISTICS¹: Valid at 4.0 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |--------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|--------------------| | Input Voltage | | | | | | | | | Input Voltage Range <sup>2</sup> | V <sub>IN</sub> | | | 4.0 | _ | 35 | V | | VIN Undervoltage Lockout Start<br>Threshold | V <sub>UVLO(ON)</sub> | V <sub>IN</sub> rising | V <sub>IN</sub> rising | | 3.8 | 4.0 | V | | VIN Undervoltage Lockout Stop<br>Threshold | V <sub>UVLO(OFF)</sub> | V <sub>IN</sub> falling | | 3.2 | 3.4 | 3.6 | V | | VIN Undervoltage Hysteresis | V <sub>UVLO(HYS)</sub> | | | - | 400 | - | mV | | Input Supply Current | | | | | | | | | Input Supply Current (Not in PFM) | I <sub>IN</sub> | I <sub>OUT</sub> = 0 m | nA | - | 2.5 | 3.5 | mA | | | I <sub>LO_IQ</sub> | A8585 | $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = No Load, $T_A$ = 25°C | - | 10 | 14 | μΑ | | | (0A,5.0V) | A6363 | $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = No Load, $T_A$ = 65°C | - | 15 | _ | μA | | | I <sub>LO_IQ</sub> | A8585 | $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = 40 $\mu$ A, $T_A$ = 25°C | - | 28 | 33 | μA | | Input Supply Current (Low I <sub>O</sub> PFM) <sup>3,4</sup> | (40µA,5.0V) | A8585 | $V_{IN}$ = 12 V, $V_{OUT}$ = 5.0 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = 40 $\mu$ A, $T_A$ = 65°C | - | 33 | - | μA | | imput Supply Culterit (Low IQ 1 1 M) 57 | I <sub>LO_IQ</sub> (0A,3.3V) | A8585-1 | $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = No Load, $T_A$ = 25°C | - | 7 | 10 | μA | | | | | $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = No Load, $T_A$ = 65°C | - | 12 | _ | μA | | | I <sub>LO_IQ</sub> | A8585-1 | $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = 40 $\mu$ A, $T_A$ = 25°C | - | 20 | 24 | μΑ | | | (40µA,3.3V) | A0303-1 | $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $V_{PWM/\overline{PFM}} \le$ 1.2 V, $I_{OUT}$ = 40 $\mu$ A, $T_A$ = 65°C | - | 25 | _ | μΑ | | Input Supply Current (Sleep Mode) | | A8585-2 | $V_{EN/\overline{SLEEP}} = 0 \text{ V, } T_J \le 85^{\circ}\text{C,}$<br>$V_{IN} = 16 \text{ V}$ | - | 5 | 15 | μΑ | | пірит бирріу бинент (бісер мібие) | I <sub>IN(SLEEP)</sub> | A8585-3 | $V_{EN/\overline{SLEEP}} = 0 \text{ V, } T_J \le 85^{\circ}\text{C,}$<br>$V_{IN} = 35 \text{ V}$ | - | 7 | 25 | μΑ | | Voltage Regulation | | | | | | | | | | E <sub>VOUT</sub> | A8585 | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{ V}_{\text{OUT}} = 4 \times \text{V}_{\text{COMP}}$ | 4.950 | 5.0 | 5.050 | V | | Output Voltage Accuracy <sup>5</sup> | (5.0V) | A8585-2 | $-40^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C},$ $\text{V}_{\text{OUT}} = 4 \times \text{V}_{\text{COMP}}$ | 4.925 | 5.0 | 5.075 | V | | Salpat Vollage / total acy | E <sub>VOUT</sub> | A8585-1 | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{ V}_{\text{OUT}} = 2 \times \text{V}_{\text{COMP}}$ | 3.267 | 3.3 | 3.333 | V | | | (3.3V) | A8585-3 | | 3.250 | 3.3 | 3.350 | V | | Output Dropout Voltage <sup>4</sup> | Various | V <sub>IN</sub> = 5.8 V, I <sub>OUT</sub> = 1 A, f <sub>OSC</sub> = 300 kHz | | 4.9 | _ | - | V | | Catpat Diopout Voltage | V <sub>O(PWM)</sub> | V <sub>IN</sub> = 6.3 | V, I <sub>OUT</sub> = 2 A, f <sub>OSC</sub> = 300 kHz | 4.9 | _ | _ | V | | Low I <sub>Q</sub> Mode Ripple <sup>3,4</sup> | V <sub>PP(LO_IQ)</sub> | 8 V < V <sub>IN</sub> < 12 V | | - | 25 | 65 | mV <sub>PP</sub> | | Low I <sub>Q</sub> Peak Current Threshold | I <sub>PEAK(LO_IQ)</sub> | | | 640 | 800 | 930 | mA <sub>PEAK</sub> | Continued on the next page... <sup>&</sup>lt;sup>5</sup>At 0°C < T<sub>J</sub> < 85°C, ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>1</sup>Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>&</sup>lt;sup>2</sup>Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. $<sup>^3\</sup>mbox{Configured}$ as shown in Typical Application diagram. <sup>&</sup>lt;sup>4</sup>Ensured by design and characterization, not production tested. ## ELECTRICAL CHARACTERISTICS¹ (continued): Valid at 4.0 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |------------------------------------------------|------------------------|-------------------------------------------------|--------------------------------------------------------------------------|-------|-------|-------|------| | Error Amplifier | | | | | | | | | Open Loop Voltage Gain | A <sub>VOL</sub> | V <sub>COMP</sub> = | 1.2 V | _ | 65 | - | dB | | | | A8585 | 2.5 V < V <sub>OUT</sub> | 88.0 | 120.0 | 152.0 | μA/V | | Transconductance with On-Chip | g <sub>m(5.0V)</sub> | A8585-2 | 0 V < V <sub>OUT</sub> < 2.5 V | 46.4 | 64.0 | 81.6 | μA/V | | Resistor Divider Included | ~ | A8585-1 | 1.65 V < V <sub>OUT</sub> | 133.3 | 181.8 | 230.3 | μA/V | | | 9 <sub>m(3.3V)</sub> | A8585-3 | 0 V < V <sub>OUT</sub> < 1.65 V | 70.3 | 97.0 | 123.6 | μA/V | | Output Current | I <sub>EA</sub> | V <sub>COMP</sub> = 1 | 1.2 V | _ | ±75 | _ | μΑ | | Internal MOSFET Parameters <sup>2</sup> | | | | | | | | | High-Side MOSFET <sup>4</sup> | R <sub>DS(on)HS</sub> | T <sub>J</sub> = 25°C | $I_{N}$ , $V_{BOOT} - V_{SW} = 4.5 \text{ V}$ , $I_{DS} = 1.0 \text{ A}$ | _ | 110 | 130 | mΩ | | High-Side MOSFET Leakage <sup>5</sup> | | T <sub>J</sub> < 85°C<br>V <sub>IN</sub> = 16 \ | $V_{EN/\overline{SLEEP}} \le 0.8 \text{ V}, V_{SW} = 0 \text{ V},$ | _ | - | 10 | μΑ | | Trigit-Gide MOSI ET Leakage | I <sub>LKGHS</sub> | $T_{J} \le 150^{\circ}$<br>$V_{IN} = 16 \ $ | $C, V_{EN/\overline{SLEEP}} \le 0.8 \text{ V}, V_{SW} = 0 \text{ V},$ | - | 60 | 150 | μΑ | | SW Node Rising/Falling Slew Rate <sup>4</sup> | SR | V <sub>IN</sub> = 12 \ | /, I <sub>OUT</sub> = 1 A | _ | 0.72 | _ | V/ns | | Low-Side MOSFET | R <sub>DS(on)LS</sub> | T <sub>J</sub> = 25°C | $I, V_{IN} \ge 6 \text{ V}, I_{DS} = 0.1 \text{ A}$ | _ | _ | 10 | Ω | | BOOT Regulator | | | | | | | | | BOOT Voltage Enable Threshold | V <sub>BOOT(TH)</sub> | V <sub>BOOT</sub> risi | ng | 1.8 | 2.0 | 2.2 | V | | BOOT Voltage Enable Hysteresis | V <sub>BOOT(HYS)</sub> | | | - | 400 | - | mV | | Oscillator and PWM Timing | | | | | | | | | | | R <sub>FSET</sub> = 8 | 6.6 kΩ | 270 | 300 | 330 | KHz | | PWM Switching Frequency | fosc | R <sub>FSET</sub> = 6 | 1.9 kΩ | 373 | 415 | 457 | KHz | | | | R <sub>FSET</sub> = 4 | 5.3 kΩ | 495 | 550 | 605 | KHz | | PWM Frequency Dithering | f <sub>DITHER</sub> | No ditheri | ng with synchronization | _ | ±7.5 | _ | % | | Minimum Controllable On-Time | t <sub>ON(MIN)</sub> | V <sub>IN</sub> = 12 \ | /, I <sub>OUT</sub> = 1 A | _ | 100 | 140 | ns | | Minimum Switch Off-Time | t <sub>OFF(MIN)</sub> | V <sub>IN</sub> = 12 \ | /, I <sub>OUT</sub> = 1 A | _ | 135 | 160 | ns | | FSET/SYNC <sub>PWM</sub> Synchronization Tir | ning | | | | | | | | Synchronization Frequency Range | f <sub>SW_MULT</sub> | | | 375 | _ | 605 | KHz | | Synchronization Input Duty Cycle | D <sub>SYNC</sub> | | | | - | 80 | % | | Synchronization Input Pulse Width | t <sub>wSYNC</sub> | | | 200 | - | - | ns | | Synchronization Input Rise Time <sup>4</sup> | t <sub>rSYNC</sub> | | | _ | 10 | 15 | ns | | Synchronization Input Fall Time <sup>4</sup> | t <sub>fSYNC</sub> | | | _ | 10 | 15 | ns | | Synchronization Rising Threshold <sup>4</sup> | V <sub>SYNC LO</sub> | V <sub>FSET/SYN</sub> | V <sub>FSET/SYNCPWM</sub> Rising | | - | 1.5 | V | | Synchronization Falling Threshold <sup>4</sup> | V <sub>SYNC HI</sub> | V <sub>FSET/SYN</sub> | <sub>CPWM</sub> Falling | 0.9 | - | - | V | Continued on the next page... $<sup>^5</sup> At~0^{\circ} C < T_J < 85^{\circ} C,$ ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>1</sup>Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>&</sup>lt;sup>2</sup>Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. <sup>&</sup>lt;sup>3</sup>Configured as shown in Typical Application diagram. <sup>&</sup>lt;sup>4</sup>Ensured by design and characterization, not production tested. ## ELECTRICAL CHARACTERISTICS¹ (continued): Valid at 4.0 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |----------------------------------------------|--------------------------|-------------------------------------|----------------------------------------------------------------------------------------------|------|---------------------|------|--------| | Current Control Loop | | | | | | | | | | I <sub>LIM(TONMIN)</sub> | t <sub>ON</sub> = t <sub>ON(I</sub> | $t_{ON} = t_{ON(MIN)PWM}$ | | 3.5 | 4.0 | А | | PWM Pulse-by-Pulse Limit | I <sub>LIM(TONMAX)</sub> | $t_{ON} = (1/f_s)$ | $t_{ON} = (1/f_{SW}) - t_{OFF(MIN)PWM}$ , no PWM synchronization | | 2.6 | 3.0 | А | | COMP to SW Current Gain | 9 <sub>mPOWER</sub> | | | _ | 3 | - | A/V | | | | During syı | nchronization | _ | 0.35 | - | A/µs | | Olara Oarra araatian | | R <sub>FSET</sub> = 8 | 6.6 kΩ | 0.18 | 0.25 | 0.34 | A/µs | | Slope Compensation | S <sub>E</sub> | R <sub>FSET</sub> = 6 | 1.9 kΩ | 0.25 | 0.34 | 0.45 | A/µs | | | | R <sub>FSET</sub> = 4 | 5.3 kΩ | 0.34 | 0.45 | 0.58 | A/µs | | Soft Start | • | | | | • | | | | Soft Start Ramp Time | t <sub>SS</sub> | | | 2.5 | 5.0 | 7.5 | ms | | | | | 0 V < V <sub>OUT</sub> < 1.25 V | _ | f <sub>OSC</sub> /4 | - | kHz | | | f <sub>SS(5.0V)</sub> | A8585<br>A8585-2 | 1.25 V < V <sub>OUT</sub> < 2.5 V | | f <sub>OSC</sub> /2 | | kHz | | Coff Chart Coditabina Francisco | | 710000 2 | 2.5 V < V <sub>OUT</sub> | - | f <sub>osc</sub> | - | kHz | | Soft Start Switching Frequency | f <sub>SS(3.3V)</sub> | A8585-1<br>S(3.3V) A8585-3 | 0 V < V <sub>OUT</sub> < 0.825 V | _ | f <sub>OSC</sub> /4 | - | kHz | | | | | 0.825 V < V <sub>OUT</sub> < 1.65 V | | f <sub>OSC</sub> /2 | | kHz | | | , , | 1.65 V < V <sub>OUT</sub> | | - | f <sub>osc</sub> | - | kHz | | Hiccup Mode | • | | | | • | | | | Hiccup Off-Time | HICOFF | All hiccup | faults such as VOUT shorted to GND | _ | 20 | - | ms | | Hiccup Overcurrent Protection (OCP)<br>Count | OCP <sub>LIM</sub> | t > t <sub>SS</sub> , O0 | CP pulses | - | 120 | - | counts | | Hiccup BOOT Shorted Count | BOOT <sub>UV</sub> | | | _ | 64 | - | counts | | Hiccup BOOT Open Count | BOOT <sub>OV</sub> | | | _ | 7 | - | counts | | PWM/PFM Pin Input Thresholds | | | | | | | | | DWM Throshold (High) | V <sub>IH</sub> | A8585 | 4.5 V < V <sub>OUT</sub> < 5.5 V,<br>V <sub>PWM/PFM</sub> rising | - | _ | 2.6 | V | | PWM Threshold (High) | VIH | A8585-1 | $3.0 \text{ V} < \text{V}_{\text{OUT}} < 3.6 \text{ V},$ $\text{V}_{\text{PWM/PFM}}$ rising | _ | _ | 2.0 | V | | DEM Throughold (Love) | ., | A8585 | 4.5 V < V <sub>OUT</sub> < 5.5 V,<br>V <sub>PWM/PFM</sub> falling | 1.2 | - | - | V | | PFM Threshold (Low) | V <sub>IL</sub> | A8585-1 | 30 / < / < 36 / | | - | _ | V | | DIMANDENALL : | ., | A8585 | 4.5 V < V <sub>OUT</sub> < 5.5 V, V <sub>IH</sub> - V <sub>IL</sub> | - | 400 | - | mV | | PWM/PFM Hysteresis | V <sub>HYS</sub> | A8585-1 | | | 200 | - | mV | | PWM/PFM Pin Input Resistance | R <sub>IN</sub> | A8585,<br>A8585-1 | A8585, | | 200 | 280 | kΩ | | PWM/PFM Turn-Off Delay | t <sub>dLO_IQ</sub> | A8585,<br>A8585-1 | From PWM/PFM transitioning low, or NPOR transitioning high, to start Low I <sub>Q</sub> mode | - | 2048 | - | counts | Continued on the next page... $<sup>^{5}</sup>$ At $0^{\circ}$ C < $T_{J}$ < $85^{\circ}$ C, ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>1</sup>Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>&</sup>lt;sup>2</sup>Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. $<sup>^{3}\</sup>mbox{Configured}$ as shown in Typical Application diagram. <sup>&</sup>lt;sup>4</sup>Ensured by design and characterization, not production tested. ## ELECTRICAL CHARACTERISTICS<sup>1</sup> (continued): Valid at 4.0 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------------------------|------------------------------------------------------------|---------------------------------------------------|------|------|------|--------| | Thermal Protection | | | | | | | | | Thermal Shutdown Threshold (Rising) | T <sub>SDth</sub> | | os immediately, COMP is pulled low, tart is reset | 155 | 170 | - | °C | | Thermal Shutdown Hysteresis | T <sub>SDHYS</sub> | | | _ | 20 | - | °C | | Power On Reset (NPOR) Output | | | | | | | | | NPOR Overvoltage Threshold, 5.0V | V <sub>NPOROV</sub> (5.0V) | V <sub>OUT</sub> rising | | 5.37 | 5.5 | 5.75 | V | | NPOR Overvoltage Hysteresis, 5.0V | V <sub>NPOROV</sub> (HYS)(5.0V) | V <sub>OUT</sub> falling | , relative to V <sub>NPOROV</sub> | _ | -60 | - | mV | | NPOR Undervoltage Threshold, 5.0V | V <sub>NPORUV(5.0V)</sub> | V <sub>OUT</sub> falling | | 4.45 | 4.62 | 4.75 | V | | NPOR Undervoltage Hysteresis, 5.0V | V <sub>NPORUV</sub><br>(HYS)(5.0V) | V <sub>OUT</sub> rising, | relative to V <sub>NPORUV</sub> | _ | 60 | - | mV | | NPOR Overvoltage Threshold, 3.3V | V <sub>NPOROV(3.3V)</sub> | V <sub>OUT</sub> rising | V <sub>OUT</sub> rising | | 3.63 | 3.75 | V | | NPOR Overvoltage Hysteresis, 3.3V | V <sub>NPOROV</sub><br>(HYS)(3.3V) | V <sub>OUT</sub> falling | , relative to V <sub>NPOROV</sub> | - | -40 | - | mV | | NPOR Undervoltage Threshold, 3.3V | V <sub>NPORUV(3.3V)</sub> | V <sub>OUT</sub> falling | | 2.93 | 3.05 | 3.14 | V | | NPOR Undervoltage Hysteresis, 3.3V | V <sub>NPORUV</sub><br>(HYS)(3.3V) | V <sub>OUT</sub> rising, | relative to V <sub>NPORUV</sub> | - | 40 | - | mV | | NPOR Overvoltage Delay | t <sub>dPOV_POR</sub> | V <sub>OUT</sub> falling | beyond V <sub>NPOROV</sub> | - | 120 | - | counts | | NPOR Delay to Rising Edge | t <sub>dPOR</sub> | V <sub>OUT</sub> rising | only | 5 | 7.5 | 10 | ms | | NPOR Low Output Voltage | V <sub>POROL</sub> | I <sub>NPOR</sub> = 4 m | nA | - | 200 | 400 | mV | | NPOR Leakage | I <sub>LKGPOR</sub> | V <sub>NPOR</sub> = 5.5 | 5 V | _ | - | 1.2 | μA | | EN/SLEEP Pin Input Thresholds | | | | | | | | | EN/SLEEP Threshold (High) | V <sub>SLEEPVIH</sub> | A8585-2<br>A8585-3 | V <sub>EN/SLEEP</sub> rising | - | 1.3 | 2.1 | V | | EN/SLEEP Threshold (Low) | V <sub>SLEEPVIL</sub> | A8585-2<br>A8585-3 V <sub>EN/SLEEP</sub> falling | | 0.5 | 1.2 | - | V | | EN/SLEEP Delay | t <sub>dSLEEP</sub> | A8585-2<br>A8585-3 V <sub>EN/SLEEP</sub> transitioning low | | 115 | 224 | 400 | μs | | EN/SLEEP Input Bias Current | I <sub>BIASSLEEP</sub> | A8585-2<br>A8585-3 | V <sub>EN/SLEEP</sub> = 5 V | - | 500 | - | nA | <sup>&</sup>lt;sup>1</sup>Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>&</sup>lt;sup>2</sup>Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. <sup>&</sup>lt;sup>3</sup>Configured as shown in Typical Application diagram. <sup>&</sup>lt;sup>4</sup>Ensured by design and characterization, not production tested. <sup>&</sup>lt;sup>5</sup>At 0°C < T<sub>J</sub> < 85°C, ensured by design and characterization, not production tested. #### CHARACTERISTIC PERFORMANCE VIN UVLO Start and Stop Thresholds versus Temperature Pulse-by-Pulse Current Limit at t<sub>ON(MIN)</sub> versus Temperature Error Amplifier Transconductance Error Amplifier Transconductance versus Temperature PWM/PFM High and Low Voltage Thresholds versus Temperature NPOR Overvoltage and Undervoltage Thresholds versus Temperature NPOR Overvoltage and Undervoltage Thresholds versus Temperature ### **DROPOUT OPERATION - TYPICAL AND WORST CASE OPERATION** Figure 1: PWM/PFM Mode Timing Diagram - A The output voltage reaches regulation voltage after soft start startup. The A8585 family always starts in PWM mode, independent of the PWM/PFM signal. - B NPOR transitions high after NPOR delay (7.5 ms (typ)). - C PWM/PFM signal is logic low, so the device enters Low I<sub>O</sub> PFM mode after NPOR transitions high and 2048 clock cycles expire. - D The output current increases and, even though PWM/PFM is low, the device transitions to PWM mode to maintain optimal regulation. - E PWM/PFM transitions low after transitioning high, 2048 clock cycles occur, but the device stays in PWM mode because the output current is too high. - F The output current decreases and PWM/PFM has been low for a relatively long time, so the device enters Low Io PFM mode. - G PWM/PFM transitions high so the device is forced into PWM mode immediately, independent of the load current. If the output is at no load condition, then the device starts pulse skipping with COMP hovering around the 400mV pedestal. - H The output current increases from no load condition, and the device stops pulse skipping and starts switching again at f<sub>OSC</sub>. - I The output current is low, PWM/PFM transitions low, and 2048 clock cycles later, the device enters Low I<sub>Q</sub> PFM mode due to low current - J V<sub>IN</sub> has been removed but the circuit is still powered from the VOUT pin. In addition, all faults are ignored while V<sub>OUT</sub> > V<sub>OUTHI</sub>. - K When V<sub>OUT</sub> drops below VOUT<sub>HI</sub> (1% above the regulation point) all faults are checked. UVLO is active, so the COMP pin is pulled low and switching is disabled. - L When $V_{\text{OUT}}$ drops below the $V_{\text{NPORUV}}$ threshold, NPOR transitions low. - M When V<sub>OUT</sub> drops below V<sub>REGOV</sub>, the device is completely turned off. #### **FUNCTIONAL DESCRIPTION** #### Overview The A8585 family are current mode, buck regulators that incorporate all the control and protection circuitry necessary to provide the power supply requirements of car audio and infotainment systems. The A8585 family consists of four parts: | Part Number | PWM Mode<br>Selection* | 10 μA Sleep<br>Mode | Output Voltage<br>(V) | |-------------|------------------------|---------------------|-----------------------| | A8585 | yes | no | 5.0 | | A8585-1 | yes | no | 3.3 | | A8585-2 | (automatic) | yes | 5.0 | | A8585-3 | (automatic) | yes | 3.3 | <sup>\*</sup>A synchronization signal on the FSET pin, or a heavy output load current will force all variants into PWM mode. The A8585 family has three modes of operation: - Pulse width modulation (PWM) mode, delivering up to 2.0 A. (All variants) - Low- $I_Q$ pulse frequency modulation (PFM) mode, drawing only approximately 10 $\mu$ A from $V_{IN}$ while maintaining $V_{OUT}$ (at no load). Under most conditions, Low- $I_Q$ PFM mode is typically capable of supporting up to approximately 100 mA, depending on applications. (All variants) - For the A8585-2 and A8585-3 variants, a third mode of operation is entered when the EN/ $\overline{\text{SLEEP}}$ pin is set to 0. The device enters an ultra-low current, shutdown mode. $V_{OUT} = 0$ V and the total current drawn from $V_{IN}$ is less than 10 $\mu\text{A}$ (typ). In PFM mode, the device operates with lower switching frequency to achieve higher efficiency at light load. When the load is heavy, the device automatically transitions into PWM mode to support a relatively higher current. For the A8585 and A8585-1 variants, setting the PWM/PFM pin high disables PFM operation mode even at light load and forces the device to operate in a PWM constant frequency mode. The A8585 family is designed to support up to 2.0 A output. However, the exact amount of current it will supply, before possible thermal shutdown, depends heavily on duty cycle, ambient temperature, airflow, PCB layout, and PCB construction. Figure 3 shows calculated current ratings versus ambient temperature for $V_{\rm IN}=12~{\rm V/V_{\rm OUT}}=3.3~{\rm V}$ and for $V_{\rm IN}=12~{\rm V/V_{\rm OUT}}=5.0~{\rm V}$ at 300 kHz and 550 kHz. This analysis assumed a 4-layer PCB according to the JEDEC standard (34°C/W), no nearby heat sources, and no airflow. #### Reference Voltage The A8585 family incorporates an internal reference. The accuracy of the internal reference is $\pm 1.0\%$ for $T_J$ from 0°C to 85°C, and $\pm 1.5\%$ from -40°C to 150°C. The output voltage from the device regulator is directly connected to the VOUT pin and is divided down internally to 800 mV by an internal resistor divider inside the regulator, as shown in the Functional Block diagram. The A8585 and A8585-2 variants have a fixed 5.0 V output voltage; the A8585-1 and A8585-3 variants have a fixed 3.3 V output voltage. ### **PWM Switching Frequency** The PWM switching frequency of the A8585 family is adjustable from 300 to 550 kHz and has an accuracy of $\pm 10\%$ over the operating temperature range. The switching frequency is dithered to help reduce EMI between -7.5% and 7.5% according to a random sequence. During startup, the PWM switching frequency changes from 25%, to 50%, and finally 100% of $f_{SW}$ as $V_{OUT}$ rises from 0 V to the regulation voltage. The startup switching frequency is described in detail in the Soft Start section of this datasheet. **Figure 3: Typical Current Derating** If the regulator output is shorted to ground, $V_{FB} \approx 0~V$ and the PWM frequency is 25% of $f_{SW}.$ In this case, the low switching frequency allows extra off-time between SW pulses. The extra off-time allows the inductor current to remain under control (remains well above 0) before the next SW pulse occurs. This prevents the inductor current from ratcheting up, or rising, to a value that could damage the device or the output inductor. The FSET pin includes protection features that disable the regulator when the FSET pin is shorted to GND, shorted High (to NPOR), or when RFSET is mis-selected. ### EN/SLEEP Input (for A8585-2 and A8585-3) The A8585-2 and A8585-3 variants have the $EN/\overline{SLEEP}$ logic level input pin. To enable the device, the $EN/\overline{SLEEP}$ pin must be a logic high (>2.1 V). The $EN/\overline{SLEEP}$ pin is rated to 40 V so this $EN/\overline{SLEEP}$ pin may be connected directly to $V_{IN}$ if there is no suitable logic signal available to wake up the regulator. When $EN/\overline{SLEEP}$ transitions low, the device waits approximately 224 µs before shutting down. This delay provides plenty of filtering to prevent the device from prematurely entering Sleep mode because of any small glitches that might couple onto the PCB trace or $EN/\overline{SLEEP}$ pin. ### **PWM/PFM Input (for A8585 and A8585-1)** The PWM/PFM pin provides two major functions. This pin is a control input that sets the operating mode. If PWM/PFM is logic high the device operates only in PWM mode. If PWM/PFM is logic low the device operates in Low-I $_{\rm Q}$ PFM mode if two conditions are met: (1) the regulator is lightly loaded and (2) there is no clock signal applied to the FSET/SYNC $_{\rm PWM}$ input pin. If PWM/PFM transitions from logic high to logic low, the device checks that $\rm V_{SS} > 2.3~V$ and NPOR = 1. If these two conditions are satisfied then the device will wait 2048 clock cycles and then enter into Low $\rm I_{\rm Q}$ PFM mode. This delay provides sufficient filtering to prevent the regulator from prematurely entering PFM mode because of any small glitches that might couple onto the PCB trace or PWM/PFM pin. ### **PWM Synchronization** If an external clock is applied to the FSET/SYNC<sub>PWM</sub> pin, the device is forced into PWM mode and synchronizes its PWM frequency to the external clock. Synchronization is independent of Rfset it only needs to satisfy the >200 KHz requirement. When synchronizing, the external clock pulses must satisfy the pulse width, duty-cycle, and rise/fall time requirements shown in the Electrical Characteristics table in this datasheet. During synchronization, frequency dithering is disabled. The 8585 synchronizes to the SYNC input when the FSET/ SYNC<sub>PWM</sub> pin is driven above the 1.2 V threshold. Synchronization must occur within 16 $\mu$ s or else a fault may be declared causing SW to halt operation. The 8585 will transition back to using the RFSET resistor after a rising has not crossed the 1.2V threshold for ~8 $\mu$ s, resulting in the high side switch remaining off for ~8 $\mu$ s and causing some VOUT droop. ### Transconductance Error Amplifier The transconductance error amplifier's primary function is to control the regulator output voltage. The error amplifier is shown in the Functional Block diagram. It is shown as a three-terminal input device with two positive inputs and one negative input. An on-chip resistor divider is included. The negative input is simply connected to the internal resistor divider and is used to sense the feedback voltage for regulation. The two positive inputs are used for soft start and steady-state regulation. The error amplifier performs an analog OR selection between the two positive inputs. The error amplifier regulates to either the internal soft start voltage or the device internal reference, whichever is lower. To stabilize the regulator, a series RC compensation network (RZ and CZ) must be connected from the error amplifier output (the COMP pin) to GND, as shown in the Typical Application diagram. In most instances an additional, relatively low value capacitor (CP) should be connected in parallel with the RZ-CZ components to reduce the loop gain at very high frequencies. However, if the CP capacitor is too large, the phase margin of the converter can be reduced. Calculating RZ, CZ, and CP is covered in detail in the Component Selection section of this datasheet. If a fault occurs or the regulator is disabled, the COMP pin is pulled to GND via approximately 1 $k\Omega$ and SW switching is inhibited. ### **Slope Compensation** The A8585 family incorporates internal slope compensation ( $S_{\rm E}$ ) to allow PWM duty cycles above 50% for a wide range of input/output voltages and inductor values. The slope compensation signal is added to the sum of the current sense amplifier output and the PWM ramp offset. As shown in the Electrical Characteristics table, the amount of slope compensation scales with the nominal switching frequency ( $f_{\rm SW}$ ) set by $R_{\rm FSET}$ . The amount of slope compensation scales with the SYNC input frequency centered around 0.35 A/µs at 425 kHz in a similar way with RFSET. The value of the output inductor should be chosen such that $S_E$ is between $0.5 \times$ and $1 \times$ the falling slope of the inductor current $(S_F)$ . ### **Current Sense Amplifier** The A8585 family incorporates a high-bandwidth current sense amplifier to monitor the current in the high-side MOSFET. This current signal is used by both the PWM and PFM control circuitry to regulate the MOSFET peak current. The current signal is also used by the protection circuitry to prevent damage to the device. #### **Power MOSFETs** The A8585 family includes a 40 V, 110 m $\Omega$ high-side N-channel MOSFET capable of delivering at least 2.0 A. The device also includes a 10 $\Omega$ , low-side MOSFET to help insure the boot capacitor is always charged. The typical $R_{DS(on)}$ increase versus temperature is shown in Figure 4. #### **BOOT Regulator** The A8585 family contains a regulator to charge the boot capacitor. The voltage across the BOOT capacitor typically is 5.0 V. If the boot capacitor is missing the device detects a boot overvoltage. Similarly, if the BOOT capacitor is shorted the device detects a boot undervoltage. Also, the boot regulator has a current limit to protect itself during a short circuit condition. The details Figure 4: Typical MOSFET $R_{DS(on)}$ versus Temperature of how each type of boot fault is handled by the A8585 are shown in Table 1. ### **Pulse Width Modulation (PWM) Mode** The A8585 family utilizes fixed-frequency, peak current mode control to provide excellent load and line regulation, fast transient response, and ease of compensation. A high-speed comparator and control logic, capable of typical pulse widths down to $T_{on(min)}$ , are included in the device. The inverting input of the PWM comparator is connected to the output of the error amplifier. The non-inverting input is connected to the sum of the current sense signal, the slope compensation, and a DC offset voltage ( $V_{PWMOFFS}$ , nominally 400 mV). At the beginning of each PWM cycle, the CLK signal sets the PWM flip-flop and the high-side MOSFET is turned on. When the summation of the DC offset, slope compensation, and current sense signal, rises above the error amplifier voltage the PWM flip-flop is reset and the high-side MOSFET is turned off. The PWM flip-flop is reset dominant so the error amplifier may override the CLK signal in certain situations. For example, at very light loads or extremely high input voltages the error amplifier (temporarily) reduces its output voltage below the 400 mV DC offset and the PWM flip-flop ignores one or more of the incoming CLK pulses. The high-side MOSFET does not turn on and the regulator skips pulses to maintain output voltage regulation. In PWM mode, and when SW is switching in PFM mode, all of the device fault detection circuits are active. See Figure 1 showing how faults are handled during PWM mode. Also, the Protection Features section of this datasheet provides a detailed description of each fault and Table 1 presents a summary. # **Low-I<sub>Q</sub> Pulse Frequency Modulation (PFM) Mode** The PWM/ $\overline{PFM}$ variants (A8585 and A8585-1) enter Low-I<sub>Q</sub> PFM mode 2048 counts after the PWM/ $\overline{PFM}$ pin goes low, provided that no faults are present, the load is light, NPOR = 1 and no external clock is applied to the FSET/SYNC<sub>PWM</sub> pin. Similarly, the EN/ $\overline{SLEEP}$ variants (A8585-2 and A8585-3) enter Low-I<sub>Q</sub> PFM mode under the same conditions (except there is no PWM/ $\overline{PFM}$ pin), and the EN/ $\overline{SLEEP}$ pin is high. At light loads the PFM comparator, which is connected to the VOUT pin through the internal feedback resistor divider (which is the internal FB point), modulates the frequency of the SW node to regulate the output voltage with very high efficiency. The reference for the PFM comparator is calibrated approximately 1% above the PWM regulation point. When the voltage at the internal FB point rises above the PFM comparator threshold and peak inductor current falls below $I_{PEAK(LO\_IQ)}$ minus slope compensation, the device will enter PFM coast mode, tri-stating the SW node and drawing extremely low current from $V_{IN}$ . When voltage at the FB point falls below the PFM comparator threshold the device will fully power-up after approximately a $2.5~\mu s$ delay and the high-side MOSFET is repeatedly turned on, operating at the PWM switching frequency until the voltage at the FB pin rises above the PFM comparator threshold. $V_{OUT}$ will rise at a rate determined by, and have a voltage ripple dependent on, the input voltage, output voltage, inductor value, output capacitance, and load. When the COMP pin falls to a voltage corresponding to the Low- $I_Q$ Peak Current Threshold ( $I_{PEAK(LO\_IQ)}$ ) value, an internal clamp prevents the COMP voltage from falling further. This results in the output voltage rising slightly which causes the PFM comparator to trip and the device to enter the PFM Coast mode. Thus when the load demands a peak inductor current that corresponds to less than the Low- $I_Q$ Peak Current Threshold ( $I_{PEAK(LO\_IQ)}$ ) minus the impact of slope compensation at the given duty cycle the device operates in PFM mode. This transition point from PWM to PFM mode is defined by the input voltage, output voltage, slope compensation, and inductor value. Figure 5 demonstrates PFM mode operation for a light load (5 mA). Figure 6 shows PWM and Low $I_Q$ PFM transitions. In PFM mode the load steps from 0.05A (PFM operation) to 1.05A (PWM operation) and then transitions back to 0.05A PFM mode. ## Soft Start (Startup) and Inrush Current Control Inrush current is controlled by the internal embedded soft start function. The soft start time of the A8585 family is fixed at 5 ms. When the device is enabled and all faults are cleared, the internal soft start voltage ramps upward from 0 V. When the soft start voltage exceeds the equivalent VOUT voltage the error amplifier output slews above the 400 mV pedestal initiating PWM switching. When the device begins switching, the error amplifier regulates the internal FB voltage to be the soft start voltage. During the active portion of soft start, the regulator output voltage rises from 0 V to the nominal value. Figure 5: PFM Mode at Light Load (5 mA) $V_{IN} = 12 V$ , $V_{OUT} = 5.0 V$ Figure 6: Load Steps Between 0.05 A and 1.05 A in PFM Mode Figure 7: Soft Start Operation V<sub>OUT</sub> Ramps from Startup (VIN powered) to Nominal (5.0 V at 2.0 A, for A8585/A8585-2, shown) In Figure 7 the startup sequence shows the soft start operation. During startup, while VOUT voltage is below 25% (interval A in Figure 7) the PWM switching frequency is reduced to 1/4 of $f_{SW}$ . This corresponds to $V_{OUT} < 1.25$ V (for nominal 5.0 V output: A8585/A8585-2) or < 0.825 V (for nominal 3.3 V output: A8585-1/A8585-3). While VOUT is above 25% but below 50% (interval B) the switching frequency is reduced to 1/2 of $f_{SW}$ , and when VOUT is above 50% (at C) the switching frequency is $f_{SW}$ . The error amplifier gain $(g_m)$ also changes. While VOUT is below 50% (at A through B) $g_m$ is reduced to $g_m/2$ . While VOUT is above 50% (at C) the error amplifier gain is $g_m$ . The reduced switching frequencies and error amplifier gain are necessary to help improve output regulation and stability when $V_{OUT}$ is very low. When $V_{OUT}$ is very low the PWM control loop requires on-times near the minimum controllable on-time, and extra low duty cycles that are not possible at the nominal switching frequency. When the soft start voltage reaches approximately 800 mV, the error amplifier switches over to referencing the device internal 800 mV reference for regulating the internal (resistor divider) FB voltage. If the device is disabled or a fault occurs, the internal fault latch is set, and the soft start voltage is discharged to ground very quickly. When the soft start voltage decays to approximately 200 mV, the device clears the internal fault latch. The soft start voltage is discharged slowly when the device is in hiccup mode. Therefore, the soft start not only determines the startup time but also the time between soft start attempts in hiccup mode. Hiccup mode operation is discussed in more details in the Protections section of this datasheet. ### **Pre-Biased Startup** If the output of the regulator is pre-biased to some voltage, the A8585 family modifies the normal startup routine, in order to prevent discharging the output capacitors. As described previously, the error amplifier usually becomes active when the soft start voltage starts to ramp. If the output is pre-biased, the internal FB voltage is at some non-zero voltage. The COMP pin remains low and SW is tri-stated until the soft start voltage rises above the $V_{\rm FB}$ . Figure 8 shows startup when the output voltage is pre-biased to 2.0 V. #### Active Low Power-On Reset (NPOR) Output The A8585 family has an inverted Power-On Reset output (NPOR) with a fixed delay ( $t_{dPOR}$ ) before the rising edge. The NPOR output is an open drain output so an external pull-up resistor must be used, as shown in the Typical Application diagram. NPOR transitions high when the output voltage is within regulation. In PWM mode, NPOR is high when the output voltage is typically within 92.5% to 110% of the target value. The NPOR overvoltage and undervoltage comparators incorporate a small amount of hysteresis ( $V_{NPORUV(HYS)(xV)}$ ), 40 mV(typ) for 3.3 V output variants (A8585-1/A8585-3) and 60 mV (typ) for 5.0 V output variants (A8585/A8585-2), and filtering (5 µs, typical) to help reduce chattering. The NPOR output is immediately pulled low if either an overvoltage or an undervoltage condition occurs, or if the device junction temperature exceeds the Thermal Shutdown Threshold ( $T_{SDth}$ ). For other faults, NPOR depends on the output voltage. Table 1 summarizes all of the A8585 family fault modes and the effects on NPOR. When powering down, if VIN goes low before VOUT, NPOR will pulled low when the undervoltage condition occurs, but will only remain low while VOUT remains above $\sim 3.0 \text{V}$ . For the variants with selectable Sleep mode (A8585-2 and A8585-3), when the EN/SLEEP pin goes low switching stops after 224 $\mu s$ (typ) (tdSLEEP), and NPOR goes low (even if $V_{OUT} > V_{NPORUV}$ ) and stays low until $V_{OUT}$ drops to about 25% of nominal value. When $V_{OUT}$ falls to about 25% of its nominal value, the device goes into Sleep mode consuming $I_{IN(SLEEP)}$ on VIN, and shortly after that, NPOR will be released (no longer pulled low). Given this operation, the time that NPOR remains low is dependent on the current consumption on VOUT and the output capacitance. It is important to note that the high-side switch leakage can overwhelm the load current on VOUT, especially since the IC current on VOUT is very low in this mode. Therefore for reliable operation in this situation, the user should select an Figure 8: Soft Start Prebiased Startup V<sub>OUT</sub> Prebiased at 2 V, Ramps to Nominal (5.0 V at 2.0 A, for A8585/A8585-2, shown) NPOR resistor (if connected to VOUT) with a low enough value to overwhelm any high-side switch leakage. ### **Protection Features** The A8585 was designed to satisfy the most demanding automotive and non-automotive applications. In this section, a description of each protection feature is provided, and table 1 summarizes the protection operation. All faults are available in both PWM and PFM mode. In PFM mode all faults are monitored just before and while switching is active, but are ignored while VOUT remains above the PFM comparator threshold and below the NPOR OV threshold. #### **UNDERVOLTAGE LOCKOUT (UVLO)** An undervoltage lockout (UVLO) comparator monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the stop threshold ( $V_{\rm UVLO(OFF)}$ ). The UVLO comparator incorporates some hysteresis ( $V_{\rm UVLO(HYS)}$ ) to help reduce on-off cycling of the regulator due to resistive or inductive drops in the $V_{\rm IN}$ path during heavy loading or during startup. ## PULSE-BY-PULSE OVERCURRENT PROTECTION (OCP) The A8585 family monitors the current of the high-side MOS-FET and if the current exceeds the pulse-by-pulse overcurrent threshold ( $I_{LIM}$ ) then the high-side MOSFET is turned off. Normal PWM operation resumes on the next clock pulse from the oscillator. The device includes leading edge blanking (as defined by $T_{on(min)}$ spec) to prevent false triggering of the pulse-by-pulse current limit when the high-side MOSFET is turned on initially. Because the slope compensation ramp is added to the inductor current, the A8585 family delivers more current at lower duty cycles and less current at higher duty cycles. Figure 9 illustrates the relationship between the current limit and duty cycle. As shown, the current limit at min and max duty cycle remains fixed, but the relationship vs. duty cycle is skewed with frequency due to the fixed minoff time. Given the relationship it is best to use the $I_{LIM(tonmin)}$ and $I_{LIM(toffmin)}$ to calculate the current limit at a given duty cycle. During synchronization, the slope compensation scales in a similar fashion as RFSET, with slight less accuracy. The exact current the buck regulator can support is heavily dependent on duty cycle ( $V_{IN}, V_{OUT}$ , diode forward voltage $V_f$ ), ambient temperature, thermal resistance of the PCB, airflow, component selection, and nearby heat sources. ## OVERCURRENT PROTECTION (OCP) AND HICCUP MODE An OCP counter and hiccup mode circuit protect the buck regulator when the output of the regulator is shorted to ground or when the load is too high. When the soft start ramp is active (t<tss), the OCP hiccup counter is disabled. Two conditions must be met for the OCP counter to be enabled and begin counting: - $t > t_{SS}$ , and - V<sub>COMP</sub> clamped at its maximum voltage (OCL = 1) As long as these two conditions are met the OCP counter remains enabled and counts pulses from the overcurrent comparator. If the COMP voltage decreases (OCL = 0) the OCP counter is cleared. If the OCP counter reaches $OCP_{LIM}$ counts (120), a hiccup latch is set and the COMP pin is quickly pulled down by a relatively low resistance (1 k $\Omega$ ), and switching is halted for 20 ms to provide time for the IC to cool down. After the hiccup off-time expires (20 ms), the soft start ramp starts, marking the beginning of a new, normal soft start cycle as described earlier. When the soft start voltage crosses the effective output voltage, the error amplifier forces the voltage at the COMP pin to quickly slew upward and PWM switching resumes. If the short circuit at the regulator output remains, another hiccup cycle occurs. Hiccups repeat until the short circuit is removed or the converter is disabled. If the short circuit has been removed, the device soft starts normally and the output voltage automatically recovers to the target level, as shown in Figure 10. Figure 9: Pulse-by-Pulse Current Limit vs Duty Cycle at 300 kHz (dashed lines) and 550 kHz (solid lines) #### **BOOT CAPACITOR PROTECTION** The A8585 family monitors the voltage across the BOOT capacitor to detect if the capacitor is missing or short circuited. If the BOOT capacitor is missing, the regulator enters hiccup mode after 7 PWM cycles. If the BOOT capacitor is shorted, the regulator enters hiccup mode after 120 to 64 PWM cycles. For a BOOT fault, hiccup mode operates virtually the same as described previously for an output short circuit fault (OCP), having a hiccup off time of 20ms followed by a soft start retry with repeated attempts until the fault clears. However, OCP is the only fault that is ignored during the soft start ramp time ( $t_{SS}$ ). BOOT faults are a non-latched condition, so the device automatically recovers when the fault is corrected. #### ASYNCHRONOUS DIODE PROTECTION If the asynchronous diode is missing or damaged (open) the SW pin is subject to unusually high negative voltages. This negative voltage may cause the device to malfunction and could lead to damage. The A8585 family includes protection circuitry to detect when the asynchronous diode is missing. If the SW pin is below -1.25 V typically, for more than 50 ns typically, the device enters hiccup mode after detecting 1 missing diode fault. Also, if the asynchronous diode is shorted, the device experiences extremely high currents through the high-side MOSFET. If this occurs, the device enters hiccup mode after detecting 1 shorted diode fault. #### **OVERVOLTAGE PROTECTION (OVP)** The A8585 family provides an always-on over voltage protection that monitors VOUT, to protect against VOUT rising up at light loads due to high side switch leakage. In this case, the high-side switch is forced off and the low-side switch continues to operate and can correct the OVP condition provided only a few milliamperes of pull-down current are required. When the condition causing the overvoltage is corrected, the regulator automatically recovers. During an output overvoltage condition, the device tries for up to 120 counts ( $t_{dPOV\_POR}$ ) to clear the overvoltage condition. If the overvoltage condition is successfully cleared within this time period, NPOR does not go low and the device continues to operate in PFM mode. If the overvoltage fault is not cleared during this time, then an NPOR = 0 is declared and the device works indefinitely to reduce the output overvoltage fault. If it is suc- cessful in clearing this fault, then there will be an approximately 7.5 ms delay ( $t_{dPOR}$ ) before NPOR pin returns high. Note that the size of the regulator output capacitor may have an effect on whether the overvoltage condition is cleared within the $t_{dPOV\_POR}$ time period. ## PIN-TO-GROUND AND PIN-TO-PIN SHORT PROTECTIONS The A8585 family is designed to satisfy the most demanding automotive applications. For example, the device is carefully designed fundamentally to withstand a short circuit to ground at each pin without suffering damage. In addition, care was taken when defining the device pin-out to optimize protection against adjacent pin-to-pin short circuits. For example, logic pins and high voltage pins are separated as much as possible. Inevitably, some low voltage pins had to be located adjacent to high voltage pins, but in these instances the low voltage pins are designed to withstand increased voltages, with clamps and/or series input resistance, to prevent damage to the device. #### THERMAL SHUTDOWN (TSD) The A8585 family monitors internal junction temperature and stops switching and pulls NPOR low if it becomes too hot. Also, to prepare for a restart, the internal soft start voltage ( $V_{SS}$ ) and the voltage at the COMP pin are pulled low until $V_{SS} < V_{SSRST}$ . TSD is a non-latched fault, so the device automatically recovers if the junction temperature decreases by approximately 20°C. Figure 10: Hiccup Mode and Recovery (to 5.0 V at 0.5 A, for A8585/A8585-2, shown) Table 1: Summary of A8585 Family Fault Modes and Operation | | | During Fault C | Counting, Before | Hiccup Mode | | | | | |---------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|------------------|--------------------------------------------------------------| | Fault Mode | Internal<br>Soft Start | V <sub>COMP</sub> | High-Side<br>Switch | Low-Side<br>Switch | Boot<br>Charging | NPOR | Latched<br>Fault | Reset<br>Condition | | Output<br>shorted to<br>ground | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for Hiccup | $f_{OSC}/4$ due to $V_{OUT} < 25\%$ , responds to $V_{COMP}$ | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, remove the short | | Output<br>overcurrent,<br>V <sub>OUT</sub> > 50% | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for Hiccup | $f_{\rm OSC},$ responds to $V_{\rm COMP}$ | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic,<br>decrease load<br>current | | VOUT pin<br>open | Pulled low after 32 cycles | Pulled low<br>after 32 cycles | Forced off by<br>COMP low | Can be<br>activated if<br>BOOT voltage<br>is to low | Not affected | Stays low | No | Automatic,<br>V <sub>OUT</sub> pin<br>reconnected | | Boot capacitor missing | Hiccup, after 7<br>Boot OV faults | Not affected<br>but pulled low<br>for Hiccup | Forced off<br>when Boot OV<br>fault occurs | Forced off when Boot OV fault occurs | Off after Boot fault occurs | Depends on V <sub>OUT</sub> | No | Automatic,<br>replace<br>capacitor | | Boot capacitor shorted | Hiccup, after<br>64 Boot UV<br>faults | Not affected<br>but pulled low<br>for Hiccup | Forced off<br>when Boot UV<br>fault occurs | Forced off<br>only during<br>Hiccup | Off only during<br>Hiccup | Depends on V <sub>OUT</sub> | No | Automatic,<br>unshort<br>capacitor | | Asynchronous diode missing | Hiccup after 1 fault | Not affected<br>but pulled low<br>for Hiccup | Forced off after 1 fault | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, install diode | | Asynchronous<br>diode (or SW)<br>hard short to<br>ground | Hiccup after 1 fault | Clamped for I <sub>LIM</sub> , then pulled low for Hiccup | Forced off<br>after 1 fault | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, remove short | | Asynchronous<br>diode (or SW)<br>soft short to<br>ground | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for Hiccup | Active, responds to V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, remove short | | Output<br>overvoltage,<br>(V <sub>OUT</sub> ><br>3.6 V/5.5 V) | Not affected | Transitions<br>low via loop<br>response | Forced off | Active during t <sub>OFF(MIN)</sub> | Off when V <sub>OUT</sub> is too high | Pulled low<br>when V <sub>OUT</sub> is<br>too high for<br>120 counts | No | Automatic,<br>V <sub>OUT</sub> returns<br>to normal<br>range | | Output under voltage | Not affected | Transitions<br>high via loop<br>response | Active, responds to V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Pulled low<br>when V <sub>OUT</sub> is<br>too low | No | Automatic,<br>V <sub>OUT</sub> returns<br>to normal<br>range | | FSET shorted<br>to GND or<br>above 1.0 V | Pulled Low | Pulled Low | Forced Off | Forced Off | Forced Off | Depends on VOUT | No | Auto | | Thermal<br>shutdown<br>(TSD) | Pulled low<br>until<br>VSS <v<sub>SSRST<br/>and TSD = 0</v<sub> | Pulled low<br>until<br>VSS <v<sub>SSRST<br/>and TSD = 0</v<sub> | Forced Off | Disabled | Off | Pulled Low | No | Auto, part cools down | ### **Design and Component Selection** ### PWM Switching Frequency (R<sub>FSET</sub>) The PWM switching frequency is set by connecting a resistor from the FSET/SYNC $_{PWM}$ pin to ground. Figure 11 is a graph showing the relationship between the typical switching frequency (y-axis) and the FSET resistor (x-axis). For a required switching frequency ( $f_{SW}$ ), the FSET resistor value can be calculated as follows: $$R_{\text{FSET}} = \frac{27770}{f_{\text{SW}}} - 4.78 \tag{1}$$ where $f_{SW}$ is in kHz and $R_{FSET}$ is in k $\Omega$ . When the PWM switching frequency is chosen, the user should be aware of the minimum controllable on-time ( $t_{ON(\ MIN)}$ ) and minimum off time of the A8585 family. If the system required ontime is less than $t_{ON(\ MIN)}$ then switch node jitter occurs and the output voltage has increased ripple or oscillations. The PWM switching frequency should be calculated as follows: $$f_{\rm SW} = \frac{V_{\rm OUT}}{t_{\rm ON(MIN)} \times V_{\rm IN(MAX)}} \tag{2}$$ where $V_{OUT}$ is the output voltage, $t_{ON(MIN)}$ is the minimum controllable on-time of the A8585 family (100 ns (typ), 140 ns (max)), and $V_{IN(MAX)}$ is the maximum required operational input voltage (not the peak surge voltage). Figure 11: PWM Switching Frequency versus R<sub>FSET</sub> If the device synchronization function is employed, then the base switching frequency should be chosen such that jitter does not result at the maximum synchronized switching frequency according to equation 2. ### Output Inductor (L<sub>O</sub>) For a peak current mode regulator it is common knowledge that, without adequate slope compensation, the system becomes unstable when the duty cycle is near or above 50%. However, the slope compensation in the A8585 family is a fixed value ( $S_{\rm E}$ ). Therefore, it is important to calculate an inductor value such that the falling slope of the inductor current ( $S_{\rm F}$ ) works well with the device slope compensation. Equations 3a and 3b can be used to calculate a range of values for the output inductor based on the well known approach of providing slope compensation that matches 50% to 100% of the down slope of the inductor current. $$\frac{V_{\text{OUT}} + V_{\text{f}}}{2 \times S_{\text{F}}} \le L_{\text{O}} \le \frac{V_{\text{OUT}} + V_{\text{f}}}{S_{\text{F}}}$$ (3a) where $L_O$ is in $\mu H$ , $V_f$ is the forward voltage of the asynchronous diode, and the slope compensation ( $S_E$ ) is a function of switching frequency, as follows: $$S_{\rm E} = 0.13 \times f_{\rm SW}^2 + 0.69 \times f_{\rm SW}^2 + 0.031$$ (3b) where $S_E$ is in A/ $\mu$ s and $f_{SW}$ is in MHz. More recently, Dr. Raymond Ridley presented a formula to calculate the amount of slope compensation required to critically damp the double poles at half the PWM switching frequency (this approach includes the duty cycle (D), which should be calculated at the minimum input voltage to insure optimal stability): $$L_{\rm O} \ge \frac{V_{\rm OUT} + V_{\rm f}}{S_{\rm E}} \left( 1 - 0.18 \times \frac{V_{\rm IN(MIN)} + V_{\rm f}}{V_{\rm OUT} + V_{\rm f}} \right) \tag{4}$$ To avoid dropout (saturation of the buck regulator), $V_{IN(MIN)}$ must be approximately 1 to 1.5 V above $V_{OUT}$ when calculating the inductor value with equation 4. If equations 3a or 4 yield an inductor value that is not a standard value then the next closest available value should be used. The final inductor value should allow for 10% to 20% of initial tolerance and 20% to 30% of inductor saturation. ## Wide Input Voltage, 2 A Buck Regulator Family with Low I<sub>Q</sub> Mode The saturation current of the inductor should be higher than the peak current capability of the device. Ideally, for output short circuit conditions, the inductor should not saturate given the highest pulse-by-pulse current limit at minimum duty cycle (I<sub>LIM(0)</sub>), 4.0 A (max). This may be too costly. At the very least, the inductor should not saturate given the peak operating current according to the following equation: $$I_{\text{PEAK}} = 4.1 - \frac{S_{\text{E}} \times (V_{\text{OUT}} + V_{\text{f}})}{1.15 \times f_{\text{SW}} \times (V_{\text{IN(MAX)}} + V_{\text{f}})}$$ (5) where $V_{\text{IN}(\text{MAX})}$ is the maximum continuous input voltage, such as 18 V (not a surge voltage, like 40 V). Starting with equation 5 and subtracting half of the inductor ripple current provides us with an interesting equation to predict the typical DC load capability of the regulator at a given duty cycle (D): $$I_{\text{OUT(DC)}} \le 4.1 - \frac{S_{\text{E}} \times D}{f_{\text{SW}}} - \frac{V_{\text{OUT}} \times (1 - D)}{2 \times f_{\text{SW}} \times L_{\text{O}}}$$ (6) After an inductor is chosen it should be tested during output short circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure the inductor or the regulator are not damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature. ### **Output Capacitors** The output capacitors filter the output voltage to provide an acceptable level of ripple voltage, and they also store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin. The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitor parameters: C<sub>O</sub>, ESR<sub>CO</sub>, and ESL<sub>CO</sub>: $$\Delta V_{\rm OUT} = \Delta I_{\rm L} \times {\rm ESR_{CO}}$$ $$+ \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}} \times {\rm ESL_{CO}}$$ $$+ \frac{\Delta I_{\rm L}}{8 f_{\rm SW} C_{\rm O}}$$ (7) The type of output capacitors determines which terms of equa- tion 7 are dominant. For ceramic output capacitors the ESR<sub>CO</sub> and $\mathrm{ESL}_{\mathrm{CO}}$ are virtually zero, so the output voltage ripple will be dominated by the third term of equation 7: $$\Delta V_{\text{OUT}} \le \frac{\Delta I_{\text{L}}}{8 f_{\text{SW}} C_{\text{O}}}$$ (8) To reduce the voltage ripple of a design using ceramic output capacitors simply: increase the total capacitance, reduce the inductor current ripple (that is, increase the inductor value), or increase the switching frequency. For electrolytic output capacitors the value of capacitance will be relatively high, so the third term in equation 7 will be very small and the output voltage ripple will be determined primarily by the first two terms of equation 7: $$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \times \text{ESR}_{\text{CO}} + \frac{V_{\text{IN}} - V_{\text{OUT}}}{L_{\text{O}}} \times \text{ESL}_{\text{CO}}$$ (9) To reduce the voltage ripple of a design using electrolytic output capacitors simply: decrease the equivalent ESR<sub>CO</sub> and ESL<sub>CO</sub> by using a high(er) quality capacitor, or add more capacitors in parallel, or reduce the inductor current ripple (that is, increase the inductor value). The ESR of some electrolytic capacitors can be quite high so Allegro recommends choosing a quality capacitor for which the ESR or the total impedance is clearly documented in the capacitor datasheet. Also, the ESR of electrolytic capacitors usually increases significantly at cold ambients, as much as 10 X, which increases the output voltage ripple and, in most cases, reduces the stability of the system. The transient response of the regulator depends on the quantity and type of output capacitors. In general, minimizing the ESR of the output capacitance will result in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage changes by the amount: $$\Delta V_{\rm OUT} = \Delta I_{\rm L} \times {\rm ESR}_{\rm CO} + \frac{di}{dt} \times {\rm ESL}_{\rm CO}$$ (10) After the load transient occurs, the output voltage will deviate from its nominal value for a short time. The length of this time depends on the system bandwidth, the output inductor value, and output capacitance. Eventually, the error amplifier brings the output voltage back to its nominal value. 24 The speed at which the error amplifier brings the output voltage back to the setpoint depends mainly on the closed-loop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, a higher bandwidth system may be more difficult to obtain acceptable gain and phase margins. Selection of the compensation components $(R_Z, C_Z, \text{ and } C_P)$ are discussed in more detail in the Compensation Components section of this datasheet. ### Low-I<sub>O</sub> PFM Output Voltage Ripple Calculation After choosing an output inductor and output capacitor(s) it is important to calculate the output voltage ripple (( $\Delta V_{OUT(PFM)}$ ) during Low-I $_{Q}$ PFM mode. With ceramic output capacitors the output voltage ripple in PWM mode is usually negligible, but that is not the case during Low-I $_{Q}$ PFM mode. The PFM mode comparator requires about 20 mV or greater of voltage ripple on the $V_{OUT}$ pin, and generates groups of pulses to meet this requirement. However, if a single pulse results in a voltage ripple greater than 20 mV, then the voltage ripple would be dictated by that single pulse. To calculate the voltage ripple from that single pulse, first the peak inductor current must be calculated with slope compensation accounted for. The $I_{PEAK(LO\_IQ)}$ specification does not include slope compensation, therefore the peak inductor current operating point is calculated as follows: $$I_{\text{PEAK\_L}} = \frac{I_{\text{PEAK(LO\_IQ)}}}{1 + \frac{S_{\text{E}} \times L_{\text{O}}}{V_{\text{IN}} - V_{\text{OUT}}}}$$ (11) Then, calculate the MOSFET on-time and off-time (figure 12). The on-time is defined as the time it takes for the inductor current to reach $I_{\rm PEAK\ L}$ : $$t_{\rm ON} = \frac{I_{\rm PEAK\_L} \times L_{\rm O}}{V_{\rm IN} - V_{\rm OUT} - I_{\rm PEAK\_L} \times (R_{\rm DS(on)HS} + L_{\rm O(DCR)})}$$ (12) where $R_{DS(on)}$ is the on-resistance of the internal high-side MOSFET (110 m $\Omega$ (typ)) and $L_{O(DCR)}$ is the DC resistance of the output inductor, $L_{O}$ . During this rising time interval, the length of time for the inductor current to rise from 0 A to I<sub>OUT</sub> is: $$t_1 = \frac{I_{\text{OUT}} \times L_{\text{O}}}{V_{\text{IN}} - V_{\text{OUT}} - I_{\text{PEAK L}} \times (R_{\text{DS(on)HS}} + L_{\text{O(DCR)}})}$$ (13) The off-time is defined as the time it takes for the inductor current to decay from $I_{PEAK\ L}$ to 0 A: $$t_{\rm OFF} = \frac{I_{\rm PEAK\_L} \times L_{\rm O}}{V_{\rm OUT} + V_{\rm f}}$$ (14) During this falling time interval, the length of time for the inductor current to fall from $I_{OUT}$ to 0 A is: $$t_2 = \frac{I_{\text{OUT}} \times L_{\text{O}}}{V_{\text{OUT}} + V_{\text{f}}} \tag{15}$$ Given the peak inductor current (I<sub>PEAK L</sub>) and the rise and fall Figure 12: Illustration of Calculating the Output Ripple Voltage in PFM Mode times ( $t_{ON}$ and $t_{OFF}$ ) for the inductor current, the output voltage ripple can be calculated for a signal pulse as follows: $$V_{\rm PP(LO\_IQ)} = \frac{I_{\rm PEAK\_L} - I_{\rm OUT}}{2 \times C_{\rm OUT}} \times (t_{\rm ON} + t_{\rm OFF} - t_1 - t_2)$$ (16) If $V_{PP(LO\_IQ)}$ is greater than the ~20 mV ripple that the PFM comparator requires, then the output capacitance or inductor can be adjusted to reduce the PFM mode voltage ripple. In PFM mode decreasing the inductor value reduces the PFM ripple, but may negatively impact the PWM voltage ripple, maximum load current in PWM mode, or change the mode of operation from CCM to DCM. If $V_{PP(LO\_IQ)}$ is less than the ~20 mV requirement, the A8585 operates with multiple pulses at the PWM frequency to meet the ripple requirement. The fixed frequency operation may result in DCM or CCM operation during the multiple pulses. ### **Input Capacitors** Three factors should be considered when choosing the input capacitors. First, the capacitors must be chosen to support the maximum expected input surge voltage with adequate design margin. Second, the capacitor rms current rating must be higher than the expected rms input current to the regulator. Third, the capacitors must have enough capacitance and a low enough ESR to limit the input voltage dV/dt to something much less than the hysteresis of the UVLO circuitry (nominally 400 mV for the A8585 family) at maximum loading and minimum input voltage. The input capacitors must deliver an rms current ( $I_{RMS}$ ) according to the following formula: $$I_{\text{RMS}} = I_{\text{OUT}} \sqrt{D \times (1 - D)} \tag{17}$$ where the duty cycle (D) is defined as: $$D \approx (V_{\text{OUT}} + V_{\text{f}}) / (V_{\text{IN}} + V_{\text{f}})$$ (18) and V<sub>f</sub> is the forward voltage of the asynchronous diode, D1. Figure 13 shows the normalized input capacitor rms current versus duty cycle. To use this graph, simply find the operational duty cycle (D) on the x-axis and determine the input/output current multiplier on the y-axis. For example, at a 20% duty cycle, the input/output current multiplier is 0.40. Therefore, if the regulator is delivering 2.0 A of steady-state load current, the input capacitor(s) must support $0.40 \times 2.0$ A or 0.8 Arms. The input capacitor(s) must limit the voltage deviations at the VIN pin to something significantly less than the device UVLO hysteresis during maximum load and minimum input voltage. The following equation allows us to calculate the minimum input capacitance: $$C_{\text{IN}} \ge \frac{I_{\text{OUT}} \times D \times (1 - D)}{0.85 \times f_{\text{SW}} \times \Delta V_{\text{IN(MIN)}}}$$ (19) where $\Delta V_{IN(MIN)}$ is chosen to be much less than the hysteresis of the $V_{IN}$ UVLO comparator ( $\Delta V_{IN(MIN)} \leq 150$ mV is recommended), and $f_{SW}$ is the nominal PWM frequency. The D $\times$ (1–D) term in equation 17 has an absolute maximum Figure 13: Normalized Input Capacitor Ripple versus Duty Cycle value of 0.25 at 50% duty cycle. So, for example, a very conservative design based on $I_{OUT}$ = 2.0 A, $f_{SW}$ = 85% of 425 kHz, $D\times(1-D)$ = 0.25, and $\Delta V_{IN}$ =150 mV yields: $$C_{\text{IN}} \ge \frac{2.0 \text{ (A)} \times 0.25}{361 \text{ (kHz)} \times 150 \text{ (mV)}} = 9.2 \text{ }\mu\text{F}$$ A good design should consider the DC-bias effect on a ceramic capacitor: as the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature characteristic devices (as much as 90% reduction), so these types should be avoided. The X5R and X7R type capacitors should be the primary choices due to their stability versus both DC bias and temperature. For all ceramic capacitors, the DC-bias effect is even more pronounced on smaller sizes of device case, so a good design uses the largest affordable case size (such as 1206 or 1210). Also, it is advisable to select input capacitors with plenty of design margin in the voltage rating to accommodate the worst case transient input voltage (such as a load dump as high as 40 V for automotive applications). ### **Asynchronous Diode (D1)** There are three requirements for the asynchronous diode. First, the asynchronous diode must be able to withstand the regulator input voltage when the high-side MOSFET is on. Therefore, choose a diode with a reverse voltage rating $(V_R)$ higher than the maximum expected input voltage (that is, the surge voltage). Second, the forward voltage of the diode ( $V_f$ ) should be minimized or the regulator efficiency suffers. Also, if $V_f$ is too high20) the missing-diode protection in the A8585 family could be inappropriately activated. A Schottky type diode that can maintain a very low $V_f$ when the regulator output is shorted to ground, at the coldest ambient temperature, is highly recommended. Third, the asynchronous diode must conduct the output current when the high-side MOSFET is off. Therefore, the average forward current rating of this diode ( $I_{\rm f(av)}$ ) must be high enough to deliver the load current according to the following equation: $$I_{f(av)} \ge I_{OUT(MAX)} (1 - D_{MIN}) \tag{21}$$ where $D_{MIN}$ is the minimum duty cycle, as defined in equation 19 and $I_{OUT(MAX)}$ is the maximum continuous output current of the regulator. ### **Bootstrap Capacitor** A bootstrap capacitor must be connected between the BOOT and SW pins to provide floating gate drive to the high-side MOSFET. Usually, 47 nF is an adequate value. This capacitor should be a high-quality ceramic capacitor, such as an X5R or X7R, with a voltage rating of at least 16 V. The A8585 family incoporates a 10 $\Omega$ low-side MOSFET to insure that the bootstrap capacitor is always charged, even when the converter is lightly loaded or pre-biased. ### Compensation Components ( $R_Z$ , $C_Z$ , and $C_P$ ) To properly compensate the system, it is important to understand where the buck power stage, load resistance, and output capacitance form their poles and zeros in frequency. Also, it is important to understand that the (Type II) compensated error amplifier introduces a zero and two more poles, and where these should be placed to maximize system stability, provide a high bandwidth, and optimize the transient response. First, consider the power stage of the A8585 family, the output capacitors, and the load resistance. This circuitry is commonly referred as the *control-to-output* transfer function. The low frequency gain of this circuitry depends on the COMP to SW current gain ( $g_{mPOWER}$ ), and the value of the load resistor ( $R_L$ ). The DC gain ( $G_{CO(0HZ)}$ ) of the control-to-output is: $$G_{\rm CO(0Hz)} = g_{\rm mPOWER} \times R_{\rm L} \tag{22}$$ The control-to-output transfer function has a pole $(f_{P1})$ , formed by the output capacitance $(C_{OUT})$ and load resistance $(R_L)$ , located at: $$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}} \tag{23}$$ The control-to-output transfer function also has a zero ( $f_{Z1}$ ) formed by the output capacitance ( $C_{OUT}$ ) and its associated ESR: $$f_{Z1} = \frac{1}{2\pi \times \text{ESR} \times C_{\text{OUT}}}$$ (24) For a design with very low-ESR type output capacitors (such as ceramic or OSCON output capacitors), the ESR zero, $f_{Z1}$ , is usually at a very high frequency so it can be ignored. On the other hand, if the ESR zero falls below or near the 0 dB cross-over frequency of the system (as happens with electrolytic output capacitors), then it should be cancelled by the pole formed by the $C_P$ capacitor and the $R_Z$ resistor (discussed and identified later as $f_{P3}$ ). A Bode plot of the control-to-output transfer function for the configuration shown in the Typical Application diagram, with $V_{OUT} = 5.0 \text{ V}$ , $I_{OUT} = 2.0 \text{ A}$ , and $R_L = 2.5 \Omega$ , is shown in figure 14. The pole at $f_{P1}$ can easily be seen at 1.2 kHz while the ESR zero, $f_{Z1}$ , occurs at a very high frequency, 600 kHz (this is typical for a design using ceramic output capacitors). Note, there is more than 90° of total phase shift because of the double-pole at half the switching frequency. Figure 14: Control-to-Output Bode Plot Next, consider the error amplifier ( $g_m$ ), and the compensation network $R_Z\text{-}C_Z\text{-}C_P$ . It greatly simplifies the transfer function derivation if $R_O>>R_Z$ , and $C_Z>>C_P$ . In most cases, $R_O>2$ $M\Omega$ , $1~k\Omega < R_Z < 100~k\Omega$ , $220~pF < C_Z < 47~nF$ , and $C_P < 50~pF$ , so the following equations are very accurate. The low frequency gain of the control section $(G_{C(0Hz)})$ is calculated as: $$G_{C(0|H_Z)} = g_m x R_0 = A_{VOL}$$ (25) where V<sub>OUT</sub> is the output voltage, V<sub>FB</sub> is the reference voltage (0.8 V), $g_{m}$ is the error amplifier transconductance (750 $\mu A/V$ ), and $R_{\rm O}$ is the error amplifier output impedance $(A_{\rm VOL}/g_{\rm m}).$ The transfer function of the Type-II compensated error amplifier has a (very) low frequency pole $(f_{P2})$ dominated by the output error amplifier output impedance $(R_O)$ and the $C_Z$ compensation capacitor: $$f_{\rm P2} = \frac{1}{2\pi \times R_{\rm O} \times C_{\rm Z}} \tag{26}$$ The transfer function of the Type-II compensated error amplifier also has frequency zero ( $f_{Z2}$ ) dominated by the $R_Z$ resistor and the $C_Z$ capacitor: $$f_{Z2} = \frac{1}{2\pi \times R_Z \times C_Z} \tag{27}$$ Lastly, the transfer function of the Type-II compensated error amplifier has a (very) high frequency pole $(f_{P3})$ dominated by the $R_Z$ resistor and the $C_P$ capacitor: $$f_{\rm P3} = \frac{1}{2\pi \times R_Z \times C_{\rm P}} \tag{28}$$ A Bode plot of the error amplifier and its compensation network is shown in figure 15, where $f_{P2}$ , $f_{P3}$ , and $f_{Z2}$ are indicated on the Gain plot. Notice that the zero ( $f_{Z2}$ at 2.6 kHz) has been placed so that it is just above the pole at $f_{P1}$ previously shown at 1.2 kHz in the control-to-output Bode plot (Figure 14). Placing $f_{Z2}$ just above $f_{P1}$ results in excellent phase margin, but relatively slow transient recovery time, as we will see later. Finally, consider the combined Bode plot of both the control-to-output and the compensated error amplifier (Figure 16). Careful examination of this plot shows that the magnitude and phase of the entire system (red curve) are simply the sum of the error amplifier response (blue curve) and the control to output response (green curve). As shown in figure 16, the bandwidth of this system ( $f_c$ ) is 60 kHz, the phase margin is 69 degrees, and the gain margin is 14 dB. Complete designs for several common output voltages at 550 kHz, 425 kHz and 300 kHz are provided in table 2. ## A Generalized Tuning Procedure This section presents a methodology to systematically apply design considerations provided above. - 1. Choose the system bandwidth ( $f_C$ ). This is the frequency at which the magnitude of the gain crosses 0 dB. Recommended values for $f_C$ , based on the PWM switching frequency, are in the range $f_{SW}/20 < f_C < f_{SW}/7.5$ . A higher value of $f_C$ generally provides a better transient response, while a lower value of $f_C$ generally makes it easier to obtain higher gain and phase margins. - 2. Calculate the $R_Z$ resistor value. This sets the system bandwidth $(f_C)$ : $$R_{\rm Z} = f_{\rm C} \times \frac{2\pi \times C_{\rm OUT}}{g_{\rm mPOWER} \times g_{\rm m}}$$ (29) Figure 15: Type-II Compensated Error Amplifier Bode Plot Figure 16: Bode Plot of the Complete System (red curve) **Table 2: Recommended Component Values** | | | | | | F | R <sub>z</sub> + C <sub>z</sub> // C | P | | |----------------------|--------------------------|---------------------------|------------------------|--------------------------|------------------------|--------------------------------------|------------------------|-------------| | V <sub>OUT</sub> (V) | f <sub>SW</sub><br>(kHz) | R <sub>FSET</sub><br>(kΩ) | L <sub>O</sub><br>(μΗ) | C <sub>O</sub> *<br>(μF) | R <sub>Z</sub><br>(kΩ) | C <sub>Z</sub><br>(pF) | C <sub>P</sub><br>(pF) | Modes | | 3.3<br>(A8585-1, -3) | 425 | 50.0 | 10<br>(DR-1050-100-R) | 38 | 34.0 | 560 | 15 | PWM and PFM | | 5.0<br>(A8585, -2) | 425 | 59.0 | 10<br>(DR-1050-100-R) | 53 | 47.5 | 680 | 8 | PWM and PFM | | 3.3<br>(A8585-1, -3) | 550 | 45.0 | 8.2<br>(7447713082) | 38 | 21.5 | 560 | 18 | PWM and PFM | | 5.0<br>(A8585, -2) | 550 | 45.3 | 10<br>(DR-1050-100-R) | 53 | 60.4 | 1000 | 8 | PWM and PFM | | 3.3<br>(A8585-1, -3) | 300 | 96.6 | 10<br>(DR-1050-100-R) | 38 | 24.9 | 1500 | 22 | PWM and PFM | | 5.0<br>(A8585, -2) | 300 | 86.6 | 22<br>(744770122) | 53 | 35.7 | 1500 | 15 | PWM and PFM | <sup>\*</sup>The user must consider negative tolerance and DC-bias effect when choosing components to obtain C<sub>O</sub>. 3. Determine the frequency of the pole ( $f_{P1}$ ). This pole is formed by $C_{OUT}$ and $R_L$ . Use equation 23 (repeated here): $$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$ 4. Calculate a range of values for the $C_Z$ capacitor. Use the following: $$\frac{4}{2\pi \times R_Z \times f_C} < C_Z < \frac{1}{2\pi \times R_Z \times 1.5 \times f_{P1}}$$ (30) To maximize system stability (that is, to have the greatest gain margin), use a higher value of $C_Z$ . To optimize transient recovery time, although at the expense of some phase margin, use a lower value of $C_Z$ . ## A8585 # Wide Input Voltage, 2A Buck Regulator Family with Low $I_O$ Mode 5. Calculate the frequency of the ESR zero $(f_{Z1})$ formed by the output capacitor(s) by using equation 24 (repeated here): $$f_{\rm Z1} = \frac{1}{2\pi \times {\rm ESR} \times C_{\rm OUT}}$$ If $f_{Z1}$ is at least 1 decade higher than the target crossover frequency $(f_C)$ then $f_{Z1}$ can be ignored. This is usually the case for a design using ceramic output capacitors. Use equation 28 to calculate the value of $C_P$ by setting $f_{P3}$ to either $5\times f_C$ or $f_{SW}/2$ , whichever is higher. Alternatively, if $f_{Z1}$ is near or below the target crossover frequency $(f_C)$ , then use equation 28 to calculate the value of $C_P$ by setting $f_{P3}$ equal to $f_{Z1}$ . This is usually the case for a design using high ESR electrolytic output capacitors. #### POWER DISSIPATION AND THERMAL CALCULATIONS The power dissipated in the A8585 family is the sum of the power dissipated from the VIN supply current ( $P_{IN}$ ), the power dissipated due to the switching of the high-side power MOSFET ( $P_{SW}$ ), the power dissipated due to the rms current being conducted by the high-side MOSFET ( $P_{COND}$ ), and the power dissipated by the gate drivers ( $P_{DRIVER}$ ). The power dissipated from the VIN supply current can be calculated using the following equation: $$P_{\rm IN} = V_{\rm IN} \times I_{\rm O} + (V_{\rm IN} - V_{\rm GS}) \times Q_{\rm G} \times f_{\rm SW}$$ (31) where V<sub>IN</sub> is the input voltage, $I_Q$ is the input quiescent current drawn by the device (nominally 2.5 mA), $V_{GS}$ is the MOSFET gate drive voltage (typically 5 V), $Q_{G}$ is the MOSFET gate charge (approximately 2.5 nC), and $f_{SW}$ is the PWM switching frequency. The power dissipated by the internal high-side MOSFET during PWM switching can be calculated using the following equation: $$P_{\rm SW} = \frac{V_{\rm IN} \times I_{\rm OUT} \times (t_{\rm r} + t_{\rm f}) \times f_{\rm SW}}{2}$$ (32) where V<sub>IN</sub> is the input voltage, I<sub>OUT</sub> is the output current, f<sub>SW</sub> is the PWM switching frequency, and $t_r$ and $t_f$ are the rise and fall times measured at the SW node. The exact rise and fall times at the SW node depend on the external components and PCB layout so each design should be measured at full load. Approximate values for both $t_r$ and $t_f$ range from 10 to 15 ns. The power dissipated by the high-side MOSFET while it is conducting can be calculated using the following equation: $$P_{\text{COND}} = I_{\text{rms(FET)}}^{2} \times R_{\text{DS(on)HS}}$$ $$= \left(\frac{V_{\text{OUT}} + V_{\text{f}}}{V_{\text{IN}} + V_{\text{f}}}\right) \times \left(I_{\text{OUT}}^{2} + \frac{\Delta I_{\text{L}}^{2}}{12}\right) \times R_{\text{DS(on)HS}}$$ (33) where I<sub>OUT</sub> is the regulator output current, $\Delta I_L$ is the peak-to-peak inductor ripple current, and R<sub>DS(on)HS</sub> is the on-resistance of the high-side MOSFET. The $R_{DS(on)}$ of the MOSFET has some initial tolerance plus an increase from self-heating and elevated ambient temperatures. A conservative design should accommodate an $R_{DS(on)}$ with at least a 15% initial tolerance plus 0.39%/°C increase due to temperature. The power dissipated by the internal gate drivers can be calculated using the following equation: $$P_{\text{DRIVER}} = Q_{\text{G}} \times V_{\text{GS}} \times f_{\text{SW}}$$ (34) where $Q_G$ is the gate charge to drive the MOSFET to $V_{GS} = 5 \text{ V}$ (about 2.5 nC), $V_{GS}$ is the gate drive voltage (typically 5 V), and $f_{SW}$ is the PWM switching frequency. Bias power dissipation at VOUT pin: $$P_{bias} = VOUT*I_{IN} = 5 \ V \ (or \ 3.3 \ V) * 2.5 \ mA$$ Finally, the total power dissipated by the device $(P_{TOTAL})$ is the sum of the previous equations: $$P_{\text{TOTAL}} = P_{\text{IN}} + P_{\text{SW}} + P_{\text{COND}} + P_{\text{DRIVER}} + P_{bias}$$ (35) The average junction temperature can be calculated with the following equation: $$T_{\rm I} = P_{\rm TOTAL} + R_{\rm \theta IA} + T_{\rm A} \tag{36}$$ where $P_{TOTAL}$ is the total power dissipated as described in equation 35, $R_{\theta JA}$ is the junction-to-ambient thermal resistance (34°C/W on a 4-layer PCB), and $T_{\Delta}$ is the ambient temperature. The maximum junction temperature is dependent on how efficiently heat can be transferred from the PCB to ambient air. It is critical that the thermal pad on the bottom of the IC should be connected to a at least one ground plane using multiple vias. As with any regulator, there are limits to the amount of heat that can be dissipated before risking thermal shutdown. There are trade-offs among: ambient operating temperature, input voltage, output voltage, output current, switching frequency, PCB thermal resistance, airflow, and other nearby heat sources. Even a small amount of airflow will reduce the junction temperature considerably. #### PCB COMPONENT PLACEMENT AND ROUTING A good PCB layout is critical if the A8585 family is to provide clean, stable output voltages. Follow these guidelines to insure a good PCB layout. Figure 17 shows a typical buck converter schematic with the critical power paths/loops. Figure 18 shows an example PCB component placement and routing with the same critical power paths/loops from the schematic. - 1. By far, the highest di/dt in the asynchronous buck regulator occurs at the instant the high-side MOSFET turns on and the capacitance of the asynchronous Schottky diode (200 to 1000 pF) is quickly charged to $V_{\rm IN}$ . The ceramic input capacitors must deliver this fast, short pulse of current. Therefore the loop, from the ceramic input capacitors through the high-side MOSFET and into the asynchronous diode to ground, must be minimized. Ideally these components are all connected using only the top metal (that is, do not use vias to other power/signal layers). - 2. When the high-side MOSFET is on, current flows from the input supply and capacitors, through the high-side MOSFET, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. - 3. When the high-side MOSFET is off, free-wheeling current flows from ground, through the asynchronous diode, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. - 4. The voltage on the SW node transitions from 0 V to $V_{\rm IN}$ very quickly and is the root cause of many noise issues. It is best to place the asynchronous diode and output inductor close to the device to minimize the size of the SW polygon. Also, keep low level analog signals (like FB and COMP) away from the SW polygon. - 5. To have the highest output voltage accuracy, the output voltage sense trace should be connected as close as possible to the load. - 6. Place the compensation components (R<sub>Z</sub>, C<sub>Z</sub>, and CP) as close as possible to the COMP pin. Place vias to the GND plane as close as possible to these components. - 7. Place the boot strap capacitor ( $C_{BOOT}$ ) near the BOOT pin and keep the routing from this capacitor to the SW polygon as short as possible. - 8. When connecting the input and output ceramic capacitors, use multiple vias to GND and place the vias as close as possible to the pads of the components. - 9. To minimize PCB losses and improve system efficiency, the input and output traces should be as wide as possible and be duplicated on multiple layers, if possible. - 10. To improve thermal performance, place multiple vias to the GND plane around the anode of the asynchronous diode. - 11. The thermal pad under the device must connect to the GND plane using multiple vias. More vias will ensure the lowest junction temperature and highest efficiency. - 12. EMI/EMC issues are always a concern. Allegro recommends having component locations for an RC snubber from SW to ground. The resistor should be 1206 size. Figure 17: Typical Buck Converter with Critical Paths/Loops Shown **Loop 1 (red)**: At the instant Q1 turns on, Schottky diode D1, which is very capacitive, must be very quickly shut off (only 5 to 15 ns of charging time). This spike of charging current must come from the local input ceramic capacitor, CIN1. This spike of current is quite large and can be an EMI/EMC issue if the loop is not minimized. Therefore, the input capacitor CIN1 and Schottky diode D1 must be placed be on the same (top) layer, be located near each other, and be grounded at virtually the same point on the PCB. **Loop 2 (magenta)**: When Q1 is off, free-wheeling inductor current must flow from ground through diode D1 (SW will be at $-V_f$ ), into the output inductor, out to the load and return via ground. While Q1 is off the voltage on the output capacitors will decrease. The output capacitors and Schottky diode D1 should be placed on the same (top) layer, be located near each other, and be sharing a good, low inductance ground connection. **Loop 3 (blue)**: When Q1 is on, current flows from the input supply and input capacitors through the output inductor and into the load and the output capacitors. At this time the voltage on the output capacitors increases. Figure 18: Example PCB Component Placement and Routing ### PACKAGE OUTLINE DRAWING ## For Reference Only – Not for Tooling Use NOT TO SCALE Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown Figure 19: Package LK, 10-Pin SOIC with Exposed Thermal Pad ## A8585 # Wide Input Voltage, 2 A Buck Regulator Family with Low $I_Q$ Mode #### **Revision History** | Revision | Current<br>Revision Date | Description of Revision | |----------|--------------------------|------------------------------------------------------------------------| | _ | March 7, 2014 | Initial Release | | 1 | April 14, 2015 | Ammended Slope Compensation values and updated Package Outline Drawing | | 2 | May 19, 2015 | Increased EN/SLEEP Delay Max value and corrected typo | | 3 | January 8, 2016 | Corrected Selection Guide part numbers | Copyright ©2016, Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com