# THIS SPEC IS OBSOLETE Spec No: 38-05356 Spec Title: CY7C1461AV33/CY7C1463AV33, 36-MBIT (1M X 36/2M X 18) FLOW-THROUGH SRAM WITH NOBL(TM) ARCHITECTURE Replaced by: None # 36-Mbit (1M × 36/2M × 18) Flow-Through SRAM with NoBL™ Architecture #### **Features** - No Bus Latency<sup>™</sup> (NoBL<sup>™</sup>) architecture eliminates dead cycles between write and read cycles - Supports up to 133 MHz bus operations with zero wait states Data is transferred on every clock - Pin compatible and functionally equivalent to ZBT<sup>™</sup> devices - Internally self timed output buffer control to eliminate the need to use OE - Registered inputs for flow through operation - Byte write capability - 3.3 V and 2.5 V I/O power supply - Fast clock-to-output times □ 6.5 ns (for 133 MHz device) - Clock Enable (CEN) pin to enable clock and suspend operation - Synchronous self timed writes - Asynchronous Output Enable - CY7C1461AV33. CY7C1463AV33 available JEDEC-standard Pb-free 100-pin TQFP package. - Three chip enables for simple depth expansion - Automatic power down feature available using ZZ mode or CE deselect - Burst capability linear or interleaved burst order - Low standby power #### **Functional Description** CY7C1461AV33/CY7C1463AV33 The 3.3 V. 1M x 36/2M x 18 Synchronous Flow-Through Burst SRAMs designed specifically to support unlimited true back-to-back read and write operations without the insertion of wait states. The CY7C1461AV33/CY7C1463AV33 is equipped with the advanced NoBL logic required to enable consecutive read and write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent write-read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns (133 MHz device). Write operations are controlled by the two or four Byte Write Select (BW<sub>X</sub>) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self timed write circuitry. Three synchronous Chip Enables (CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. To avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence. For a complete list of related documentation, click here. ### Selection Guide | Description | | | 1 | 33 MHz | Unit | |------------------------------|--|--|---|--------|------| | Maximum Access Time | | | | 6.5 | ns | | Maximum Operating Current | | | | 310 | mA | | Maximum CMOS Standby Current | | | | 120 | mA | **Cypress Semiconductor Corporation** Document Number: 38-05356 Rev. \*O ## Logic Block Diagram - CY7C1461AV33 ## Logic Block Diagram - CY7C1463AV33 #### **Contents** | Pin Configurations | 5 | |------------------------------------|----| | Pin Definitions | | | Functional Overview | 8 | | Single Read Accesses | 8 | | Burst Read Accesses | | | Single Write Accesses | 8 | | Burst Write Accesses | 8 | | Sleep Mode | 9 | | Interleaved Burst Address Table | | | Linear Burst Address Table | 9 | | ZZ Mode Electrical Characteristics | 9 | | Truth Table | 10 | | Truth Table for Read/Write | 11 | | Truth Table for Read/Write | 11 | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | 13 | | Thermal Resistance | 13 | |-----------------------------------------|----| | AC Test Loads and Waveforms | 13 | | Switching Characteristics | 14 | | Switching Waveforms | 15 | | Ordering Information | 18 | | Ordering Code Definitions | | | Package Diagrams | 19 | | Acronyms | 20 | | Document Conventions | | | Units of Measure | | | Document History Page | 21 | | Sales, Solutions, and Legal Information | 24 | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | | | Cypress Developer Community | | | Technical Support | | ## **Pin Configurations** Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout ### Pin Configurations (continued) Figure 2. 100-pin TQFP (14 × 20 × 1.4 mm) pinout ## **Pin Definitions** | Pin Name | I/O | Description | |-------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>Synchronous | Address Inputs. Used to select one of the address locations. Sampled at the rising edge of the CLK. $A_{[1:0]}$ are fed to the two-bit burst counter. | | $\overline{BW}_A, \overline{BW}_B, \\ \overline{BW}_C, \overline{BW}_D$ | Input-<br>Synchronous | Byte Write Inputs, Active LOW. Qualified with WE to conduct writes to the SRAM. Sampled on the rising edge of CLK. | | WE | Input-<br>Synchronous | Write Enable Input, Active LOW. Sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a write sequence. | | ADV/LD | Input-<br>Synchronous | Advance or Load Input. Used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After deselecting, drive ADV/LD LOW to load a new address. | | CLK | Input-<br>Clock | Clock Input. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE <sub>2</sub> and CE <sub>3</sub> to select or deselect the device. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select or deselect the device. | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select or deselect the device. | | ŌĒ | Input-<br>Asynchronous | Output Enable, Asynchronous Input, Active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated and act as input data pins. OE is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected. | | CEN | Input-<br>Synchronous | Clock Enable Input, Active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Because deasserting CEN does not deselect the device, use CEN to extend the previous cycle when required. | | ZZ | Input-<br>Asynchronous | <b>ZZ "Sleep" Input</b> . This active HIGH input places the device in a non time critical sleep condition with data integrity preserved. During normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull down. | | DQ <sub>s</sub> | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, $\overline{\text{DQ}}_{\text{S}}$ and $\overline{\text{DQP}}_{[A:D]}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\text{OE}}$ . | | DQP <sub>X</sub> | I/O-<br>Synchronous | <b>Bidirectional Data Parity I/O Lines.</b> Functionally, these signals are identical to $DQ_s$ . During write sequences, $DQP_X$ is controlled by $\overline{BW}_X$ correspondingly. | | MODE | Input Strap<br>Pin | <b>Mode Input.</b> Selects the burst order of the device. When tied to Gnd selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. | | $V_{DD}$ | Power Supply | Power Supply Inputs to the Core of the Device. | | $V_{DDQ}$ | I/O Power<br>Supply | Power Supply for I/O Circuitry. | | $V_{SS}$ | Ground | Ground for the Device. | | NC | N/A | No Connects. Not internally connected to the die. | | NC/72M | N/A | Not Connected to the Die. Can be tied to any voltage level. | | NC/144M | N/A | Not Connected to the Die. Can be tied to any voltage level. | | NC/288M | N/A | Not Connected to the Die. Can be tied to any voltage level. | #### Pin Definitions (continued) | Pin Name | I/O | Description | | | | | | |----------|-----|-------------------------------------------------------------|--|--|--|--|--| | NC/576M | N/A | ot Connected to the Die. Can be tied to any voltage level. | | | | | | | NC/1G | N/A | Not Connected to the Die. Can be tied to any voltage level. | | | | | | #### **Functional Overview** The CY7C1461AV33/CY7C1463AV33 is a synchronous flow through burst SRAM designed specifically to eliminate wait states during Write-Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. Maximum access delay from the clock rise (t<sub>CDV</sub>) is 6.5 ns (133 MHz device). Accesses can be initiated by asserting all three chip enables (CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>) active at the rising edge of the clock. If CEN is active LOW and ADV/LD is asserted LOW, the address presented to the device is latched. The access can either be a read or write operation, depending on the status of the write enable (WE). $BW_X$ can be used to conduct byte write operations. Write operations are qualified by the Write Enable (WE). All writes are simplified with on-chip synchronous self timed write circuitry. Three synchronous chip enables $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ simplify depth expansion. All operations (reads, writes, and deselects) are pipelined. ADV/LD must be driven LOW after the device is deselected to load a new address for the next operation. #### Single Read Accesses A read access is initiated when these conditions are satisfied at clock rise: - CEN is asserted LOW - CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are ALL asserted active - The write enable input signal WE is deasserted HIGH - ADV/LD is asserted LOW The address presented to the address inputs is latched into the address register and presented to the memory array and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the output buffers. The data is available within 6.5 ns (133 MHz device) provided $\overline{OE}$ is active LOW. After the first clock of the read access, the output buffers are controlled by $\overline{OE}$ and the internal control logic. $\overline{OE}$ must be driven LOW for the device to drive out the requested data. On the subsequent clock, another operation (Read/Write/Deselect) can be initiated. When the SRAM is deselected at clock rise by one of the chip enable signals, its output is tri-stated immediately. #### **Burst Read Accesses** The CY7C1461AV33/CY7C1463AV33 has an on-chip burst counter that provides the ability to supply a single address and conduct up to four reads without reasserting the address inputs. ADV/LD must be driven LOW to load a new address into the SRAM, as described in the Single Read Accesses section. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and wraps around when incremented sufficiently. A HIGH input on ADV/LD increments the internal burst counter regardless of the state of chip enable inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (read or write) is maintained throughout the burst sequence. #### **Single Write Accesses** Write access are initiated when the following conditions are satisfied at clock rise: (1) CEN is asserted LOW, (2) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are ALL asserted active, and (3) the write signal WE is asserted LOW. The address presented to the address bus is loaded into the address register. The write signals are latched into the control logic block. The data lines are automatically tri-stated regardless of the state of the OE input signal. This allows the external logic to present the data on DQs and DQP<sub>x</sub>. On the next clock rise the data presented to DQs and DQP $_{\rm X}$ (or a subset for byte write operations, see Truth Table on page 10 for details) inputs is latched into the device and the write is complete. Additional accesses (read/write/deselect) can be initiated on this cycle. The data written during the write operation is controlled by $\overline{BW}_X$ signals. The CY7C1461AV33/CY7C1463AV33 provides byte write capability that is described in the truth table. Asserting the (WE) with the selected byte write select input selectively writes to only the desired bytes. Bytes not selected during a byte write operation remains unaltered. A synchronous self timed write mechanism is provided to simplify the write operations. Byte write capability is included to greatly simplify Read/Modify/Write sequences, which can be reduced to simple byte write operations. Because the CY7C1461AV33/CY7C1463AV33 is a common I/O device, data must not be driven into the device when the outputs are active. The $\overline{OE}$ can be deasserted HIGH before presenting data to the DQs and DQP $_X$ inputs. This tri-states the output drivers. As a safety precaution, DQs and DQP $_X$ are automatically tri-stated during the data portion of a write cycle, regardless of the state of $\overline{OE}$ . #### **Burst Write Accesses** The CY7C1461AV33/CY7C1463AV33 has an on-chip burst counter that provides the ability to supply a single address and conduct up to four write operations without reasserting the address inputs. ADV/LD must be driven LOW to load the initial address, as described in the Single Write Accesses on page 8. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables ( $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ ) and $\overline{\text{WE}}$ inputs are ignored and the burst counter is incremented. The correct $\overline{\text{BW}}_\chi$ inputs must be driven in each cycle of the burst write, to write the correct bytes of data. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation sleep mode. Two clock cycles are required to enter into or exit from this sleep mode. When in this mode, data integrity is guaranteed. Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the sleep mode. $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ , must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. #### Interleaved Burst Address Table (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | #### **Linear Burst Address Table** (MODE = GND) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | | | |---------------------------|----------------------------|---------------------------|----------------------------|--|--| | 00 | 01 | 10 | 11 | | | | 01 | 10 | 11 | 00 | | | | 10 | 11 | 00 | 01 | | | | 11 | 00 | 01 | 10 | | | #### **ZZ Mode Electrical Characteristics** | | | 2 2 111 | | | | |--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------| | Parameter | Description | Test Conditions | Min | Max | Unit | | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 100 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | _ | ns | | $t_{ZZI}$ | ZZ active to sleep current | This parameter is sampled | - | 2t <sub>CYC</sub> | ns | | $t_{RZZI}$ | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | _ | ns | #### **Truth Table** The truth table for CY7C1461AV33/CY7C1463AV33 follows. | <b>Operation</b> [1, 2, 3, 4, 5, 6, 7] | Address Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADV/LD | WE | $\overline{\text{BW}}_{\text{X}}$ | OE | CEN | CLK | DQ | |----------------------------------------|--------------|-----------------|-----------------|-----------------|----|--------|----|-----------------------------------|----|-----|------|--------------| | Deselect Cycle | None | Н | Х | Х | L | L | Х | Х | Х | L | L->H | Tristate | | Deselect Cycle | None | Х | Х | Н | L | L | Х | Х | Х | L | L->H | Tristate | | Deselect Cycle | None | Х | L | Х | L | L | Х | Х | Х | L | L->H | Tristate | | Continue Deselect Cycle | None | Х | Х | Х | L | Н | Х | Х | Х | L | L->H | Tristate | | Read Cycle (Begin Burst) | External | L | Н | L | L | L | Н | Х | L | L | L->H | Data Out (Q) | | Read Cycle (Continue Burst) | Next | Х | Х | Х | L | Н | Х | Х | L | L | L->H | Data Out (Q) | | NOP/Dummy Read<br>(Begin Burst) | External | L | Н | L | L | L | Н | Х | Н | L | L->H | Tristate | | Dummy Read (Continue Burst) | Next | X | X | Х | L | Н | Х | Х | Н | L | L->H | Tristate | | Write Cycle (Begin Burst) | External | L | Н | L | L | L | L | L | Х | L | L->H | Data In (D) | | Write Cycle (Continue Burst) | Next | Х | X | Χ | L | Н | Х | L | Х | L | L->H | Data In (D) | | NOP/Write Abort (Begin Burst) | None | L | Н | L | L | L | L | Н | Х | L | L->H | Tristate | | Write Abort (Continue Burst) | Next | Х | Х | Х | L | Н | Х | Н | Х | L | L->H | Tristate | | Ignore Clock Edge (Stall) | Current | X | Х | Х | L | X | Х | Х | Х | Н | L->H | _ | | Sleep Mode | None | X | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tristate | - X = "Don't Care." H = logic HIGH, L = logic LOW. BWx = L signifies at least one byte write select is active, BWx = Valid signifies that the desired byte write selects are asserted, see truth table for details. Write is defined by BW<sub>X</sub>, and WE. See truth table for read or write. When a write cycle is detected, all IOs are tristated, even during byte writes. The DQs and DQP<sub>X</sub> pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. CEN = H, inserts wait states. - OEVEC IN MINIOR Wall states. Device powers up deselected and the IOs in a tri-state condition, regardless of OE. OE is asynchronous and is not sampled with the clock rise. It is masked inte<u>rnally</u> during write cycles. During a read cycle DQs and DQP<sub>X</sub> = Tri-state when OE is inactive or when the device is deselected, and DQs and DQP<sub>X</sub> = data when OE is active. ### **Truth Table for Read/Write** | Function (CY7C1461AV33) [8, 9] | WE | BW <sub>A</sub> | BW <sub>B</sub> | BW <sub>C</sub> | BW <sub>D</sub> | |--------------------------------------------------------|----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Х | Х | Х | Х | | Write - No Bytes Written | L | Н | Н | Н | Н | | Write Byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | L | L | Н | Н | Н | | Write Byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | L | Н | L | Н | Н | | Write Byte C – (DQ <sub>C</sub> and DQP <sub>C</sub> ) | L | Н | Н | L | Н | | Write Byte D – (DQ <sub>D</sub> and DQP <sub>D</sub> ) | L | Н | Н | Н | L | | Write All Bytes | L | L | L | L | L | ## **Truth Table for Read/Write** | Function (CY7C1 | 463AV33) <sup>[8</sup> | , 9] | | WE | BW <sub>b</sub> | BW <sub>a</sub> | |--------------------------------------------------------|------------------------|------|--|----|-----------------|-----------------| | Read | | | | H | X | X | | Write - No Bytes Written | | | | L | Н | Н | | Write Byte a – (DQ <sub>a</sub> and DQP <sub>a</sub> ) | | 7 | | L | Н | L | | Write Byte b – (DQ <sub>b</sub> and DQP <sub>b</sub> ) | | 7 | | L | L | Н | | Write Both Bytes | | | | L | L | L | #### Notes <sup>8.</sup> X = "Don't Care." H = logic HIGH, L = logic LOW. BWx = L signifies at least one byte write select is active, BWx = Valid signifies that the desired byte write selects are asserted, see truth table for details. 9. Table only lists a partial listing of the byte write combinations. Any combination of BW<sub>X</sub> is valid. Appropriate write is done based on which byte write is active. #### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Power Applied ......-55 °C to +125 °C Supply Voltage on $V_{DD}$ Relative to GND .....-0.5 V to +4.6 V Supply Voltage on V<sub>DDQ</sub> Relative to GND .... -0.5 V to +V<sub>DD</sub> DC Voltage Applied to Outputs | DC Input Voltage | 0.5 V to V <sub>DD</sub> + 0.5 V | |-----------------------------------------------------|----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch Up Current | > 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | $V_{DDQ}$ | |------------|------------------------|-----------------|---------------| | Commercial | 0 °C to +70 °C | 3.3 V – 5% / | 2.5 V – 5% to | | Industrial | –40 °C to +85 °C | + 10% | $V_{DD}$ | #### **Electrical Characteristics** Over the Operating Range | Parameter [10, 11 | Description | Test Conditions | Min | Max | Unit | |-------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------| | $V_{DD}$ | Power supply voltage | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O supply voltage | for 3.3 V I/O | 3.135 | $V_{DD}$ | V | | | | for 2.5 V I/O | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | | | for 2.5 V I/O, $I_{OH} = -1.0 \text{ mA}$ | 2.0 | _ | V | | $V_{OL}$ | Output LOW voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | _ | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage <sup>[10]</sup> | for 3.3 V I/O | 2.0 | $V_{DD} + 0.3 V$ | V | | | | for 2.5 V I/O | 1.7 | $V_{DD} + 0.3 V$ | V | | $V_{IL}$ | Input LOW voltage <sup>[10]</sup> | for 3.3 V I/O | -0.3 | 0.8 | V | | | | for 2.5 V I/O | -0.3 | 0.7 | V | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \le V_1 \le V_{DDQ}$ | <b>-</b> 5 | 5 | μΑ | | | Input current of MODE | Input = V <sub>SS</sub> | -30 | _ | μΑ | | | | Input = $V_{DD}$ | - | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | <b>-5</b> | - | μΑ | | | | Input = $V_{DD}$ | - | 30 | μΑ | | $I_{OZ}$ | Output leakage current | $GND \le V_I \le V_{DDQ}$ , Output Disabled | <b>–</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> operating supply current | $V_{DD} = Max$ , $I_{OUT} = 0$ mA, 7.5 ns cycle, $I_{CYC} = I_{MAX} = 1/I_{CYC}$ | _ | 310 | mA | | I <sub>SB1</sub> | Automatic CE power down current – TTL Inputs | $V_{DD}$ = Max, Device Deselected, $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ; f = f <sub>MAX</sub> , Inputs Switching 133 MHz | | 180 | mA | | I <sub>SB2</sub> | Automatic CE power down current – CMOS Inputs | $V_{DD}$ = Max, Device Deselected, $V_{IN} \le 0.3 \text{ V or } V_{IN} \ge V_{DD} - 0.3 \text{ V}$ , $V_{IN} \ge 0.3 \text{ V or } V_{IN} \ge 0.3 \text{ V}$ , $V_{IN} | - | 120 | mA | | I <sub>SB3</sub> | Automatic CE power down current – CMOS Inputs | $ \begin{array}{ll} V_{DD} = \text{Max, Device Deselected,} \\ V_{IN} \leq 0.3 \text{ V or } V_{IN} \geq V_{DDQ} - 0.3 \text{ V} \\ f = f_{MAX}, \text{ Inputs Switching} \end{array} $ | _ | 180 | mA | | I <sub>SB4</sub> | Automatic CE Power down current – TTL Inputs | $\begin{array}{l} V_{DD} = \text{Max, Device Deselected,} \\ V_{IN} \geq V_{DD} - 0.3 \text{ V or } V_{IN} \leq 0.3 \text{ V,} \\ f = 0, \text{ Inputs Static} \end{array} $ | _ | 135 | mA | #### Notes <sup>10.</sup> Overshoot: $V_{IH(AC)} < V_{DD} + 1.5 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL(AC)} > -2 \text{ V}$ (Pulse width less than $t_{CYC}/2$ ). 11. $T_{Power-up}$ : Assumes a linear ramp from 0 V to $V_{DD(min)}$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . ## Capacitance | Parameter [12] | Description | Test Conditions | 100-pin TQFP<br>Max | Unit | |------------------|--------------------------|---------------------------------------------------|---------------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 6.5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 2.5 \text{ V}$ | 3 | pF | | C <sub>IO</sub> | Input/Output capacitance | | 5.5 | pF | ## Thermal Resistance | Parameter [12] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |-------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------|------| | $\Theta_{\sf JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, according | - | °C/W | | - 30 | Thermal resistance (junction to case) | to EIA/JESD51. | 2.28 | °C/W | #### **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms #### Note <sup>12.</sup> Tested initially and after any design or process change that may affect these parameters. ## **Switching Characteristics** Over the Operating Range | Parameter [13, 14] | Description | 133 | Unit | | |------------------------------------|-------------------------------------------|-----|------|-------| | | Description | Min | Max | Oilit | | t <sub>POWER</sub> <sup>[15]</sup> | | 1 | _ | ms | | Clock | | • | • | • | | t <sub>CYC</sub> | Clock Cycle Time | 7.5 | _ | ns | | t <sub>CH</sub> | Clock HIGH | 2.5 | - | ns | | t <sub>CL</sub> | Clock LOW | 2.5 | - | ns | | Output Times | | | | | | t <sub>CDV</sub> | Data Output Valid after CLK Rise | - | 6.5 | ns | | t <sub>DOH</sub> | Data Output Hold after CLK Rise | 2.5 | _ | ns | | t <sub>CLZ</sub> | Clock to Low Z [16, 17, 18] | 2.5 | _ | ns | | t <sub>CHZ</sub> | Clock to High Z [16, 17, 18] | - | 3.8 | ns | | t <sub>OEV</sub> | OE LOW to Output Valid | - | 3.0 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low Z [16, 17, 18] | 0 | - | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High Z [16, 17, 18] | - | 3.0 | ns | | Setup Times | | | | | | t <sub>AS</sub> | Address Setup before CLK Rise | 1.5 | _ | ns | | t <sub>ALS</sub> | ADV/LD Setup before CLK Rise | 1.5 | _ | ns | | t <sub>WES</sub> | WE, BW <sub>X</sub> Setup before CLK Rise | 1.5 | _ | ns | | t <sub>CENS</sub> | CEN Setup before CLK Rise | 1.5 | _ | ns | | t <sub>DS</sub> | Data Input Setup before CLK Rise | 1.5 | _ | ns | | t <sub>CES</sub> | Chip Enable Setup before CLK Rise | 1.5 | _ | ns | | Hold Times | | | | | | t <sub>AH</sub> | Address Hold after CLK Rise | 0.5 | _ | ns | | t <sub>ALH</sub> | ADV/LD Hold after CLK Rise | 0.5 | _ | ns | | t <sub>WEH</sub> | WE, BW <sub>X</sub> Hold after CLK Rise | 0.5 | - | ns | | t <sub>CENH</sub> | CEN Hold after CLK Rise | 0.5 | - | ns | | t <sub>DH</sub> | Data Input Hold after CLK Rise | 0.5 | - | ns | | t <sub>CEH</sub> | Chip Enable Hold after CLK Rise | 0.5 | - | ns | - 13. Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. 14. Test conditions shown in (a) of Figure 3 on page 13 unless otherwise noted. 15. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially, before a read or write operation can be initiated. - 16. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 3 on page 13. Transition is measured ±200 mV from steady-state voltage. 17. At any voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z prior to Low Z under the same system conditions. 18. This parameter is sampled and not 100% tested. ## **Switching Waveforms** Figure 4. Read/Write Waveforms [19, 20, 21] #### Notes <sup>19.</sup> For this waveform ZZ is tied LOW. <sup>20.</sup> When $\overline{\text{CE}}$ is LOW, $\overline{\text{CE}}_1$ is LOW, CE<sub>2</sub> is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE}}_1$ is HIGH or CE<sub>2</sub> is LOW or $\overline{\text{CE}}_3$ is HIGH. 21. Order of the burst sequence is determined by the status of the MODE (0 = Linear, 1 = Interleaved). Burst operations are optional. ## Switching Waveforms (continued) Figure 5. NOP, STALL, and DESELECT Cycles $\left[22,\,23,\,24\right]$ Notes 22. For this waveform $\overline{ZZ}$ is tied LOW. 23. When $\overline{\text{CE}}$ is LOW, $\overline{\text{CE}}_1$ is LOW, $\overline{\text{CE}}_2$ is HIGH and $\overline{\text{CE}}_3$ is LOW. When $\overline{\text{CE}}$ is HIGH, $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW or $\overline{\text{CE}}_3$ is HIGH. 24. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates $\overline{\text{CEN}}$ being used to create a pause. A write is not performed during this cycle. ## Switching Waveforms (continued) Figure 6. ZZ Mode Timing $^{[25, 26]}$ 25. Device must be deselected when entering ZZ mode. See truth table for all possible signal conditions to deselect the device. 26. DQs are in High Z when exiting ZZ sleep mode. #### **Ordering Information** Cypress offers other versions of this type of product in different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at www.cypress.com and refer to the product summary page at http://www.cypress.com/products, or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed (MHz) | Ordering Code | Package<br>Diagram | Part and Package Type | Operating<br>Range | |-------------|---------------------|--------------------|-----------------------------------------|--------------------| | 133 | CY7C1461AV33-133AXC | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Commercial | | | CY7C1463AV33-133AXC | | | | | | CY7C1461AV33-133AXI | 51-85050 | 100-pin TQFP (14 x 20 x 1.4 mm) Pb-free | Industrial | #### **Ordering Code Definitions** ## **Package Diagrams** Figure 7. 100-pin TQFP (14 $\times$ 20 $\times$ 1.4 mm) A100RA Package Outline, 51-85050 51-85050 \*E ## **Acronyms** | Acronym | Description | | | | | |---------------------------------|-----------------------------------------|--|--|--|--| | CE | Chip Enable | | | | | | CEN | Clock Enable | | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | | I/O | Input/Output | | | | | | LSB | Least Significant Bit | | | | | | MSB | Most Significant Bit | | | | | | NoBL | No Bus Latency | | | | | | ŌĒ | Output Enable | | | | | | SRAM | Static Random Access Memory | | | | | | TQFP | Thin Quad Flat Pack | | | | | | TTL Transistor-Transistor Logic | | | | | | | WE | Write Enable | | | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | MHz | megahertz | | μΑ | microampere | | mA | milliampere | | mV | millivolt | | mm | millimeter | | ms | millisecond | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | # **Document History Page** | | Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit (1M × 36/2M × 18) Flow-Through SRAM with NoBL™ Architectur<br>Document Number: 38-05356 | | | | | | | |----------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Revision | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | | | ** | 254911 | See ECN | SYT | New data sheet. Part number changed from previous revision (New and old part number differ by the letter "A"). | | | | | *A | 300131 | See ECN | SYT | Updated Features (Removed 150 MHz and 117 MHz frequencies related information). Updated Selection Guide (Removed 150 MHz and 117 MHz frequencies related information). Updated Electrical Characteristics (Removed 150 MHz and 117 MHz frequencies related information). Updated Thermal Resistance (Replaced values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters from TBD to 25.21 °C/W and 2.58 °C/W respectively for 100-pin TQFP package). Updated Switching Characteristics (Removed 150 MHz and 117 MHz frequencies related information). Updated Ordering Information (Added Pb-free information for 100-pin TQFP, 165-ball FBGA and 209-ball FBGA packages, added "Pb-free BG and BZ packages availability" comment below the Ordering Information). | | | | | *B | 320813 | See ECN | SYT | Updated Pin Configurations (Changed H9 pin from $V_{SSQ}$ to $V_{SS}$ for 209-ball FBGA). Updated Electrical Characteristics (Changed the test condition for $V_{OL}$ parameter from $V_{DD}$ = Min. to $V_{DD}$ = Max., replaced the TBD's with their respective values for $I_{DD}$ , $I_{SB1}$ , $I_{SB2}$ , $I_{SB3}$ and $I_{SB4}$ parameters). Updated Thermal Resistance (Replaced values of $\Theta_{JA}$ and $\Theta_{JC}$ parameters from TBD to respective Thermal Values for 165-ball FBGA and 209-ball FBGA Packages). Updated Capacitance (Changed values of $C_{IN}$ , $C_{CLK}$ and $C_{I/O}$ parameters to 6.5 pF, 3 pF and 5.5 pF from 5 pF, 5 pF and 7 pF for 100-pin TQFP Package). Updated Ordering Information (Removed "Pb-free BG packages availability" comment below the Ordering Information). | | | | | *C | 331551 | See ECN | SYT | Updated Pin Configurations (Modified Address Expansion balls in the pinouts for 165-ball FBGA and 209-ball FBGA Packages according to JEDEC standards). Updated Pin Definitions. Updated Functional Overview (Updated ZZ Mode Electrical Characteristics (Changed maximum value of IDDZZ parameter from TBD to 100 mA)). Updated Operating Range (Added Industrial Temperature Range). Updated Electrical Characteristics (Updated test conditions for VOL and VOH parameters, changed maximum value of ISB2 parameter from 100 mA to 120 mA, changed maximum value of ISB4 parameter from 110 mA to 135 mA respectively). Updated Capacitance (Changed values of CIN, CCLK and CI/O parameters to 7 pF, 7 pF and 6 pF from 5 pF, 5 pF and 7 pF for 165-ball FBGA Package). Updated Ordering Information (By shading and unshading MPNs according to availability). | | | | ## **Document History Page** (continued) | Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit (1M × 36/2M × 18) Flow-Through SRAM with NoBL™ Architectur Document Number: 38-05356 | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | *D | 417547 | See ECN | RXU | Changed status from Preliminary to Final. Changed address of Cypress Semiconductor Corporation from "3901 North First Street" to "198 Champion Court". Updated Electrical Characteristics (Updated Note 11 (Changed test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ ), changed "Input Load Current except ZZ and MODE" to "Input Leakage Current except ZZ and MODE", changed minimum value of $I_X$ parameter (corresponding to Input current of MODE (Input = $V_{SS}$ )) from $-5\mu\text{A}$ to $-30\mu\text{A}$ , changed maximum value of $I_X$ parameter (corresponding to Input current of MODE (Input = $V_{DD}$ )) from 30 $\mu\text{A}$ to 5 $\mu\text{A}$ respectively, changed minimum value of $I_X$ parameter (corresponding to Input current of ZZ (Input = $V_{SS}$ )) from $-30\mu\text{A}$ to $-5\mu\text{A}$ , changed maximum value of $I_X$ parameter (corresponding to Input current of ZZ (Input = $V_{DD}$ )) from 5 $\mu\text{A}$ to 30 $\mu\text{A}$ respectively). Updated Ordering Information (Updated part numbers, replaced Package Name column with Package Diagram in the Ordering Information table). Updated Package Diagrams. | | | *E | 473650 | See ECN | VKN | Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND). Updated TAP AC Switching Characteristics (Changed minimum value of t <sub>TH</sub> and t <sub>TL</sub> parameters from 25 ns to 20 ns, changed maximum value of t <sub>TDOV</sub> parameter from 5 ns to 10 ns). Updated Ordering Information (Updated part numbers). | | | *F | 1274733 | See ECN | VKN /<br>AESA | Updated Switching Waveforms (Updated Figure 5 (Corrected typo)). | | | *G | 2499107 | See ECN | VKN /<br>PYRS | Updated Logic Block Diagram - CY7C1465AV33 (Corrected typo). | | | *H | 2897278 | 03/22/2010 | NJY | Updated Ordering Information (Removed obsolete part numbers). Updated Package Diagrams. | | | * | 3208774 | 03/29/2011 | NJY | Updated Ordering Information (Updated part numbers) and added Ordering Code Definitions. Updated Package Diagrams. Updated to new template. | | | *J | 3309506 | 07/12/2011 | OSN | Updated Package Diagrams. Added Acronyms and Units of Measure. | | ## **Document History Page** (continued) | Documer | ocument History Page (continued) | | | | | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Document<br>Document | Document Title: CY7C1461AV33/CY7C1463AV33, 36-Mbit (1M × 36/2M × 18) Flow-Through SRAM with NoBL™ Architecture<br>Document Number: 38-05356 | | | | | | | Revision | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | | *K | 3591743 | 05/10/2012 | NJY / PRIT | Updated Features (Removed CY7C1465AV33 related information, removed 165-ball FBGA package, 209-ball FBGA package related information). Updated Functional Description (Removed CY7C1465AV33 related information, removed the Note "For best practices recommendations, refer to the Cypress application note System Design Guidelines on www.cypress.com." and its reference). Updated Selection Guide (Removed 100 MHz frequency related information). Removed Logic Block Diagram – CY7C1465AV33. Updated Pin Configurations (Removed 165-ball FBGA package (corresponding to CY7C1461AV33 and CY7C1463AV33), 209-ball FBGA package (corresponding to CY7C1461AV33 and CY7C1463AV33), 209-ball FBGA package (corresponding to CY7C1465AV33) related information). Updated Pin Definitions (Removed JTAG related information). Updated Functional Overview (Removed CY7C1465AV33 related information). Updated Functional Overview (Removed CY7C1465AV33 related information). Updated Truth Table (Removed CY7C1465AV33 related information). Removed Truth Table for Read/Write (Corresponding to CY7C1465AV33). Removed TaP Controller State Diagram. Removed TAP Controller Block Diagram. Removed TAP Controller Block Diagram. Removed TAP Controller Block Diagram. Removed TAP AC Switching Characteristics. Removed 3.3 V TAP AC Test Conditions. Removed 3.3 V TAP AC Test Conditions. Removed 2.5 V TAP AC Test Conditions. Removed 149 DC Electrical Characteristics and Operating Conditions. Removed Identification Register Definitions. Removed Boundary Scan Order (Corresponding to 165-ball FBGA package). Updated Electrical Characteristics (Removed 100 MHz frequency related information). Updated Capacitance (Removed 209-ball FBGA package related information). Updated Package Diagrams (Removed 100 MHz frequency related information). Updated Package Diagrams (Removed 165-ball FBGA package, 209-ball FBGA package related information). Updated Package Diagrams (Removed 165-ball FBGA package, 209-ball FBGA package related information). | | | | *L | 3690005 | 07/24/2012 | PRIT | No technical updates. Completing Sunset Review. | | | | *M | 4572829 | 11/18/2014 | PRIT | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. | | | | *N | 4865506 | 07/30/2015 | PRIT | Updated to new template. Completing Sunset Review. | | | | *O | 5373812 | 07/26/2016 | PRIT | Obsolete document. Completing Sunset Review. | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2004-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05356 Rev. \*O Revised July 26, 2016 Page 24 of 24