# S-8259A Series ## **BATTERY MONITORING IC FOR 1-CELL PACK** www.sii-ic.com © SII Semiconductor Corporation, 2015 Rev.1.0\_02 The S-8259A Series is an IC including high-accuracy voltage detection circuits and delay circuits. The S-8259A Series is suitable for monitoring overcharge and overdischarge for 1-cell lithium-ion / lithium polymer rechargeable battery packs. #### ■ Features • High-accuracy voltage detection circuit Overcharge detection voltage 3.5 V to 4.6 V (5 mV step) Accuracy $\pm 20$ mV Overcharge release voltage 3.1 V to 4.6 V\*1 Accuracy $\pm 50$ mV Overdischarge detection voltage 2.0 V to 3.4 V (10 mV step) Accuracy $\pm 50$ mV Overdischarge release voltage 2.0 V to 3.4 V\*2 Accuracy $\pm 100$ mV • Detection delay times are generated only by an internal circuit (external capacitors are unnecessary). • Wide operation temperature range: Ta = -40°C to +85°C • Low current consumption During operation: 1.5 $\mu$ A typ., 3.0 $\mu$ A max. (Ta = +25°C) During overdischarge: 2.0 $\mu$ A max. (Ta = +25°C) • Lead-free (Sn 100%), halogen-free - \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected from a range of 0 V to 0.4 V in 50 mV step.) - \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected from a range of 0.1 V to 0.7 V in 100 mV step.) ### ■ Applications - Lithium-ion rechargeable battery pack - · Lithium polymer rechargeable battery pack ### ■ Package SOT-23-6 # **■** Block Diagram Figure 1 ### **■ Product Name Structure** #### 1. Product name - \*1. Refer to the tape drawing. - \*2. Refer to "3. Product name list". ### 2. Package **Table 1 Package Drawing Codes** | Package Name | Dimension | Tape | Reel | |--------------|--------------|--------------|--------------| | SOT-23-6 | MP006-A-P-SD | MP006-A-C-SD | MP006-A-R-SD | #### 3. Product name list Table 2 | Product Name | Overcharge Detection Voltage [Vcu] | Overcharge<br>Release<br>Voltage<br>[VcL] | Overdischarge Detection Voltage [V <sub>DL</sub> ] | Overdischarge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Overcharge<br>Detection<br>Delay Time<br>[tcu] | Overcharge<br>Release<br>Delay Time<br>[tcl] | Overdischarge<br>Detection<br>Delay Time<br>[toL] | |-----------------|------------------------------------|-------------------------------------------|----------------------------------------------------|-----------------------------------------------------------|------------------------------------------------|----------------------------------------------|---------------------------------------------------| | S-8259AAA-M6T1U | 4.275 V | 4.175 V | 2.300 V | 2.600 V | 1.0 s | 32 ms | 128 ms | | S-8259AAB-M6T1U | 4.250 V | 4.100 V | 2.500 V | 3.000 V | 1.0 s | 128 ms | 256 ms | | S-8259AAC-M6T1U | 3.900 V | 3.800 V | 2.000 V | 2.300 V | 1.0 s | 32 ms | 128 ms | | S-8259AAD-M6T1U | 4.200 V | 4.100 V | 2.500 V | 3.000 V | 256 ms | 2.0 s | 32 ms | | S-8259AAE-M6T1U | 4.200 V | 4.200 V | 2.800 V | 3.000 V | 1.0 s | 4.0 s | 256 ms | Remark 1. Please contact our sales office for the products with detection voltage value other than those specified above. 2. The delay times can be changed within the range listed in Table 3. For details, please contact our sales office. Table 3 | Delay Time | Symbol | | Selection Range | | | | | Remark | |------------------------------------|-----------------|--------|-----------------|--------|--------|-------|-------|-------------------------------| | Overcharge detection delay time | tcu | 128 ms | 256 ms | 512 ms | 1.0 s | 2.0 s | 4.0 s | Select a value from the left. | | Overcharge release delay time | tcL | 32 ms | 64 ms | 128 ms | 1.0 s | 2.0 s | 4.0 s | Select a value from the left. | | overdischarge detection delay time | t <sub>DL</sub> | 32 ms | 64 ms | 128 ms | 256 ms | _ | _ | Select a value from the left. | # **■** Pin Configuration ### 1. SOT-23-6 Figure 2 Table 4 | Pin No. | Symbol | Description | |---------|--------|------------------------------------------------------| | 1 | DO | Output pin for overdischarge detection (CMOS output) | | 2 | VM | Negative power supply input pin for CO pin | | 3 | СО | Output pin for overcharge detection (CMOS output) | | 4 | NC*1 | No connection | | 5 | VDD | Input pin for positive power supply | | 6 | VSS | Input pin for negative power supply | <sup>\*1.</sup> The NC pin is electrically open. The NC pin can be connected to VDD pin or VSS pin. ## ■ Absolute Maximum Ratings Table 5 (Ta = +25°C unless otherwise specified) | Item | Symbol | Applied Pin | Absolute Maximum Rating | Unit | |-------------------------------------------|------------------|-------------|------------------------------------------------|------| | Input voltage between VDD pin and VSS pin | V <sub>DS</sub> | VDD | $V_{SS} - 0.3 \text{ to } V_{SS} + 6$ | V | | VM pin input voltage | $V_{VM}$ | VM | $V_{DD}-28$ to $V_{DD}+0.3$ | V | | DO pin output voltage | $V_{DO}$ | DO | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V | | CO pin output voltage | V <sub>CO</sub> | СО | $V_{VM} - 0.3$ to $V_{DD} + 0.3$ | V | | Power dissipation | P <sub>D</sub> | _ | 650* <sup>1</sup> | mW | | Operation ambient temperature | Topr | _ | -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | _ | -55 to +125 | °C | <sup>\*1.</sup> When mounted on board [Mounted board] (1) Board size: $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ (2) Board name: JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Figure 3 Power Dissipation of Package (When Mounted on Board) ### **■** Electrical Characteristics 1. Ta = +25°C Table 6 (Ta = +25°C unless otherwise specified) | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | Test<br>Circuit | |-----------------------------------------------|-------------------|------------------------------------------------|-----------------------------|-----------------|----------------------------|-----------|-----------------| | Detection Voltage | | | | | | | | | Oversharms detection valtage | V <sub>CU</sub> | _ | $V_{CU} - 0.020$ | V <sub>CU</sub> | $V_{CU} + 0.020$ | V | 1 | | Overcharge detection voltage | V CU | Ta = $-10^{\circ}$ C ~ $+60^{\circ}$ C*1 | $V_{\text{CU}}-0.025$ | V <sub>CU</sub> | $V_{CU} + 0.025$ | ٧ | 1 | | Overal area valence | $V_{CL}$ | V <sub>CL</sub> ≠ V <sub>CU</sub> | $V_{\text{CL}}-0.050$ | $V_{CL}$ | $V_{CL} + 0.050$ | V | 1 | | Overcharge release voltage | V CL | $V_{CL} = V_{CU}$ | $V_{CL}-0.025$ | $V_{CL}$ | V <sub>CL</sub> + 0.020 | V | 1 | | Overdischarge detection voltage | $V_{DL}$ | _ | $V_{DL}-0.050$ | $V_{DL}$ | $V_{DL} + 0.050$ | V | 2 | | Overdischarge release voltage | $V_{DU}$ | $V_{DL} \neq V_{DU}$ | $V_{DU} - 0.100$ | $V_{DU}$ | $V_{DU} + 0.100$ | V | 2 | | Input Voltage | ÷. | | | _ | | | | | Operation voltage between VDD pin and VSS pin | $V_{DSOP}$ | - | 1.5 | ı | 6.0 | > | 1 | | Input Current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | | 1.5 | 3.0 | μΑ | 3 | | Current consumption during overdischarge | I <sub>OPED</sub> | $V_{DD} = 1.5 \text{ V}, V_{VM} = 0 \text{ V}$ | | ı | 2.0 | μΑ | 3 | | Output Resistance | | | | | | | | | CO pin resistance "H" 1 | R <sub>COH1</sub> | _ | 5 | 10 | 20 | kΩ | 4 | | CO pin resistance "L" | R <sub>COL</sub> | _ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | _ | 5 | 10 | 20 | kΩ | 4 | | DO pin resistance "L" | $R_{DOL}$ | _ | 5 | 10 | 20 | kΩ | 4 | | CO pin resistance "H" 2 | R <sub>COH2</sub> | _ | 1 | 4 | _ | $M\Omega$ | 4 | | Delay Time | | | | | | | | | Overcharge detection delay time | tcu | _ | $t_{\text{CU}}\! imes\!0.7$ | t <sub>CU</sub> | $t_{\text{CU}} \times 1.3$ | _ | 5 | | Overcharge release delay time | t <sub>CL</sub> | - | $t_{\text{CL}} \times 0.7$ | t <sub>CL</sub> | $t_{\text{CL}} \times 1.3$ | _ | 5 | | Overdischarge detection delay time | $t_{DL}$ | _ | $t_{DL}\!\times\!0.7$ | $t_{DL}$ | $t_{DL} \times 1.3$ | _ | 5 | **<sup>\*1.</sup>** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. ### 2. Ta = $-40^{\circ}$ C to $+85^{\circ}$ C\*1 Table 7 (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C\*1 unless otherwise specified) | ltem | Symbol | Condition | Min. | Тур. | Max. | Linit | Test<br>Circuit | |------------------------------------------|-------------------|------------------------------------------------|------------------------------|-----------------|----------------------------|-----------|-----------------| | Detection Voltage | | | | | | | | | Overcharge detection voltage | V <sub>CU</sub> | _ | $V_{CU} - 0.045$ | $V_{CU}$ | V <sub>CU</sub> +0.030 | ٧ | 1 | | Oversharge release veltage | V <sub>CL</sub> | V <sub>CL</sub> ≠ V <sub>CU</sub> | $V_{CL}-0.080$ | $V_{CL}$ | V <sub>CL</sub> +0.060 | ٧ | 1 | | Overcharge release voltage | V CL | $V_{CL} = V_{CU}$ | $V_{CL} - 0.050$ | $V_{CL}$ | V <sub>CL</sub> +0.030 | ٧ | 1 | | Overdischarge detection voltage | $V_{DL}$ | _ | $V_{DL} - 0.080$ | $V_{DL}$ | V <sub>DL</sub> + 0.060 | V | 2 | | Overdischarge release voltage | $V_{DU}$ | $V_{DL} \neq V_{DU}$ | $V_{DU} - 0.130$ | $V_{\text{DU}}$ | V <sub>DU</sub> + 0.110 | ٧ | 2 | | Input Voltage | | | | | _ | | | | Operation voltage between VDD pin and | $V_{DSOP}$ | | 1.5 | _ | 6.0 | V | | | VSS pin | V DSOP | _ | 1.5 | | 0.0 | V | | | Input Current | | | | | | | | | Current consumption during operation | I <sub>OPE</sub> | $V_{DD} = 3.4 \text{ V}, V_{VM} = 0 \text{ V}$ | _ | 1.5 | 4.0 | μΑ | 3 | | Current consumption during overdischarge | I <sub>OPED</sub> | $V_{DD} = V_{VM} = 1.5 \text{ V}$ | _ | - | 3.0 | μΑ | 3 | | Output Resistance | | | | | | | | | CO pin resistance "H" 1 | R <sub>COH1</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | CO pin resistance "L" | R <sub>COL</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | DO pin resistance "H" | R <sub>DOH</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | DO pin resistance "L" | R <sub>DOL</sub> | _ | 2.5 | 10 | 30 | kΩ | 4 | | CO pin resistance "H" 2 | R <sub>COH2</sub> | _ | 0.5 | 4 | _ | $M\Omega$ | 4 | | Delay Time | | | | | | | | | Overcharge detection delay time | t <sub>CU</sub> | = | $t_{\text{CU}}\! imes\!0.5$ | t <sub>CU</sub> | $t_{\text{CU}} \times 2.5$ | - | 5 | | Overcharge release delay time | t <sub>CL</sub> | - | $t_{\text{CL}}\!\times\!0.5$ | t <sub>CL</sub> | $t_{\text{CL}} \times 2.5$ | - | 5 | | Overdischarge detection delay time | $t_{DL}$ | _ | $t_{DL}\!\times\!0.5$ | $t_{DL}$ | $t_{\text{DL}} \times 2.5$ | _ | 5 | **<sup>\*1.</sup>** Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. #### ■ Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin ( $V_{CO}$ ) are judged by $V_{VM}$ + 1.0 V, and the output voltage levels "H" and "L" at DO pin ( $V_{DO}$ ) are judged by $V_{SS}$ + 1.0 V. Judge the CO pin level with respect to $V_{VM}$ and the DO pin level with respect to $V_{SS}$ . ### Overcharge detection voltage, overcharge release voltage (Test circuit 1) Overcharge detection voltage ( $V_{CU}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "H" to "L" when the voltage V1 is gradually increased from the starting condition of V1 = 3.4 V. Overcharge release voltage ( $V_{CL}$ ) is defined as the voltage V1 at which $V_{CO}$ goes from "L" to "H" when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage ( $V_{HC}$ ) is defined as the difference between $V_{CU}$ and $V_{CL}$ . # 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2) Overdischarge detection voltage ( $V_{DL}$ ) is defined as the voltage V1 at which $V_{DO}$ goes from "H" to "L" when the voltage V1 is gradually decreased from the starting condition of V1 = 3.4 V. Overdischarge release voltage ( $V_{DU}$ ) is defined as the voltage V1 at which $V_{DO}$ goes from "L" to "H" when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage ( $V_{HD}$ ) is defined as the difference between $V_{DU}$ and $V_{DL}$ . ### Current consumption during operation (Test circuit 3) The current consumption during operation ( $I_{OPE}$ ) is the current that flows through VDD pin ( $I_{DD}$ ) under the set condition of V1 = 3.4 V. # 4. Current consumption during overdischarge (Test circuit 3) The current consumption during overdischarge (IOPED) is IDD under the set condition of V1 = 1.5 V. # 5. CO pin resistance "H" 1 (Test circuit 4) The CO pin resistance "H" 1 ( $R_{COH1}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 3.4 V, V3 = 3.0 V. # 6. CO pin resistance "L" (Test circuit 4) The CO pin resistance "L" ( $R_{COL}$ ) is the resistance between VM pin and CO pin under the set conditions of V1 = 4.7 V, V3 = 0.4 V. # 7. DO pin resistance "H" (Test circuit 4) The DO pin resistance "H" ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = 3.4 V, V4 = 3.0 V. # 8. DO pin resistance "L" (Test circuit 4) The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance between VSS pin and DO pin under the set conditions of V1 = 1.8 V, V4 = 0.4 V. # 9. CO pin resistance "H" 2 (Test circuit 4) The CO pin resistance "H" 2 ( $R_{COH2}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = 4.7 V, V3 = 0 V. # 10. Overcharge detection delay time (Test circuit 5) The overcharge detection delay time ( $t_{CU}$ ) is the time needed for $V_{CO}$ to go to "L" just after the voltage V1 increases and exceeds $V_{CU}$ under the set condition of V1 = 3.4 V. # 11. Overcharge release delay time (Test circuit 5) The overcharge release delay time ( $t_{CL}$ ) is the time needed for $V_{CO}$ to go to "H" just after the voltage V1 decreases and falls below $V_{CL}$ under the set condition of V1 = 4.7 V. # 12. Overdischarge detection delay time (Test circuit 5) The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for $V_{DO}$ to go to "L" after the voltage V1 decreases and falls below $V_{DL}$ under the set condition of V1 = 3.4 V. Figure 4 Test Circuit 1 Figure 5 Test Circuit 2 Figure 6 Test Circuit 3 Figure 7 Test Circuit 4 Figure 8 Test Circuit 5 ## ■ Operation Remark Refer to "■ Connection Example". #### 1. Normal status The S-8259A Series monitors the voltage of the battery connected between VDD pin and VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CU}$ ), CO pin and DO pin both output the VDD pin level. This condition is called the normal status. #### 2. Overcharge status When the battery voltage becomes higher than $V_{\text{CU}}$ during charging in the normal status and the condition continues for the overcharge detection delay time ( $t_{\text{CU}}$ ) or longer, CO pin outputs the VM pin level. This condition is called the overcharge status. When the battery voltage falls below the overcharge release voltage ( $V_{CL}$ ) and the condition continues for the overcharge release delay time ( $t_{CL}$ ) or longer, the S-8259A Series releases the overcharge status. #### 3. Overdischarge status When the battery voltage falls below $V_{DL}$ during discharging in the normal status and the condition continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, DO pin outputs the VSS pin level. This condition is called the overdischarge status. When the battery voltage exceeds the overdischarge release voltage ( $V_{DU}$ ), the S-8259A Series releases the overdischarge status. ## **■** Timing Chart ## 1. Overcharge detection, overdischarge detection Figure 9 <sup>\*1. (1):</sup> Normal status <sup>(2):</sup> Overcharge status <sup>(3):</sup> Overdischarge status ## **■** Connection Example Figure 10 **Table 8 Constants for External Components** | Symbol | Part | Purpose | Min. | Тур. | Max. | Remark | |--------|-----------|---------------------------------------|----------|--------|--------|--------| | R1 | Resistor | ESD protection, For power fluctuation | 150 Ω | 330 Ω | 1 kΩ | - | | C1 | Capacitor | For power fluctuation | 0.068 μF | 0.1 μF | 1.0 μF | _ | Caution 1. The above constants may be changed without notice. 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant. #### ■ Precautions - The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - SII Semiconductor Corporation claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ## ■ Characteristics (Typical Data) ### 1. Current consumption #### - ### 2. Detection voltage 2. 1 Vcu vs. Ta 2. 2 VcL vs. Ta 2. 3 V<sub>DL</sub> vs. Ta 2. 4 V<sub>DU</sub> vs. Ta ### 3. Delay time 3. 1 tcu vs. Ta 3. 2 tcL vs. Ta 3. 3 $\,t_{DL}$ vs. Ta ### 4. Output resistance 4. 1 Rcon1 vs. Vco 4. 2 Rcol vs. Vco 4. 3 RDOH VS. VDO 4.4 RDOL vs. VDO # ■ Marking Specifications ## 1. SOT-23-6 (1) to (3): Product code (refer to **Product name vs. Product code**) (4): Lot number ### Product name vs. Product code | Draduet Name | Product Code | | | | | |-----------------|--------------|-----|-----|--|--| | Product Name | (1) | (2) | (3) | | | | S-8259AAA-M6T1U | Н | 5 | Α | | | | S-8259AAB-M6T1U | Н | 5 | В | | | | S-8259AAC-M6T1U | Η | 5 | С | | | | S-8259AAD-M6T1U | Н | 5 | D | | | | S-8259AAE-M6T1U | Н | 5 | E | | | # No. MP006-A-P-SD-2.0 | TITLE | SOT236-A-PKG Dimensions | | | | | |-------------------------------|-------------------------|--|--|--|--| | No. | MP006-A-P-SD-2.0 | | | | | | SCALE | | | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | | | | 011.0 | | | | | | | SII Semiconductor Corporation | | | | | | ## No. MP006-A-C-SD-3.1 | TITLE | SOT236-A-Carrier Tape | | | |-------------------------------|-----------------------|--|--| | No. | MP006-A-C-SD-3.1 | | | | SCALE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | # No. MP006-A-R-SD-2.1 | TITLE | SOT236-A-Reel | | | | | | |-------------------------------|---------------|------------------|-------|--|--|--| | No. | MP | MP006-A-R-SD-2.1 | | | | | | SCALE | | QTY | 3,000 | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SII Semiconductor Corporation | | | | | | | ## **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - SII Semiconductor Corporation is not responsible for damages caused by the reasons other than the products or infringement of third-party intellectual property rights and any other rights due to the use of the information described herein. - 3. SII Semiconductor Corporation is not responsible for damages caused by the incorrect information described herein. - 4. Take care to use the products described herein within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - SII Semiconductor Corporation is not responsible for damages caused by failures and/or accidents, etc. that occur due to the use of products outside their specified ranges. - 5. When using the products described herein, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products described herein, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products described herein must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. SII Semiconductor Corporation is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use. - 8. The products described herein are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not use those products without the prior written permission of SII Semiconductor Corporation. Especially, the products described herein cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc. - Prior consultation with our sales office is required when considering the above uses. - SII Semiconductor Corporation is not responsible for damages caused by unauthorized or unspecified use of our products. - 9. Semiconductor products may fail or malfunction with some probability. - The user of these products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system must be sufficiently evaluated and applied on customer's own responsibility. - 10. The products described herein are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products described herein do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Take care when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products described herein, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of SII Semiconductor Corporation. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to SII Semiconductor Corporation or a third party. Reproduction or copying of the information described herein for the purpose of disclosing it to a third-party without the express permission of SII Semiconductor Corporation is strictly prohibited. - 14. For more details on the information described herein, contact our sales office. 1.0-2016.01