# **High Performance Regulators for PCs** # Nch FET Ultra LDO for PC Chipsets BD3506F,BD3506EFV No.10030EAT30 #### Description The BD3506F/EFV is an ultra-low dropout linear regulator for chipset that can achieve ultra-low voltage input to ultra-low voltage output. By using N-MOS FET for built-in power transistor, the regulator can be used at ultra-low I/O voltage difference up to voltage difference generated by ON resistor (Ron = 120 m $\Omega$ /100 m $\Omega$ ). Because by reducing the I/O voltage difference, large current (Iomax = 2.5A) output is achieved and conversion loss can be reduced, switching power supply can be replaced. BD3506F/EFV does not need any choke coil, diode for rectification and power transistors which are required for switching power supply, total cost of the set can be reduced and compact size can be achieved for the set. Using external resistors, optional output from 0.65V to 2.5V can be set. In addition, since voltage output start-up time can be adjusted by using the NRCS terminal, it is possible to meet the power supply sequence of the set. #### Features - 1) Built-in high-accuracy reference voltage circuit (0.65V±1%) - 2) Built-in VCC low input maloperation prevention circuit (Vcc = 4.15V) - 3) Reduced rush current by NRCS - 4) Built-in ultra-low on-resistor (120/100 mΩ typ) Nch Power MOSFET (BD3506F/BD3506EFV) - 5) Built-in current limiting circuit (2.5A min) - 6) Built-in thermal shutdown circuit - 7) Output variable type (0.65-2.5V) - 8) Adoption of SOP8 package (BD3506F): 5.0 x 6.2 x 1.5 (mm) - 9) Adoption of high power HTSSOP-B20 package (BD3506EFV): 5.0 x 6.4 x 1.0 (mm) #### Applications Mobile PC, desktop PC, LCD-TV, DVD, digital home appliances # ●Line up | Parameter | BD3506F | BD3506EFV | | |----------------|---------|------------|--| | Ron | 120mΩ | 100mΩ | | | Output Current | 2.5A | 2.5A | | | Package | SOP8 | HTSSOP-B20 | | #### ● Absolute Maximum Ratings(Ta=25°C) | Parameter | Cumbal | Rati | Unit | | | |------------------------------|--------|--------------------|-----------|-------|--| | Falanielei | Symbol | BD3506F | BD3506EFV | Offic | | | Input Voltage1 | VCC | 7 * <sup>1</sup> | 7 *1 | V | | | Input Voltage2 | VIN | 7 * <sup>1</sup> | 7 *1 | V | | | Enable Input Voltage | Ven | 7 | 7 | V | | | Power Dissipation1 | Pd1 | 560 * <sup>2</sup> | - | mW | | | Power Dissipation2 | Pd2 | 690 * <sup>3</sup> | 1000 *4 | mW | | | Operating Temperature Range | Topr | -10~+100 | -10~+100 | °C | | | Storage Temperature Range | Tstg | -55~+125 | -55~+125 | °C | | | Maximum Junction Temperature | Tjmax | +150 | +150 | °C | | <sup>\*1</sup> However, not exceeding Pd. <sup>\*2</sup> In the case of Ta≥25°C (no heat radiation board), derated at 4.48 mW/°C. <sup>\*3</sup> In the case of Ta≥25°C (when mounting to 70mmx70mmx1.6mm glass epoxy substrate), derated at 5.52 mW/°C. <sup>\*4</sup> In the case of Ta≥25°C (when mounting to 70mmx70mmx1.6mm glass epoxy substrate), derated at 8.00 mW/°C. ● Recommended Operating Conditions(Ta=25°C) | Dorometer | Cumbal | Ratii | I Imia | | |-----------------------|--------|-------|----------|------| | Parameter | Symbol | MIN | MAX | Unit | | Input Voltage1 | VCC | 4.3 | 5.5 | V | | Input Voltage2 | VIN | 1.2 | VCC-1 *5 | V | | Output Voltage | Vo | VFB | 2.5 | V | | Enable Input Voltage | Ven | -0.3 | 5.5 | V | | Capacitor in NRCS pin | CNRCS | 0.001 | 1 | μF | <sup>\*5</sup> However, irrespective of charging order of VCC and VIN. ●Electrical Characteristics (unless otherwise noted, Ta=25 VCC=5V Ven=3V VIN=1.8V R1=3.9KΩ R2=3.3KΩ) | Doromotor | Cumbal | Limits | | Unit | Condition | | | |-------------------------------------------|---------------------|--------|-------|-------|-----------|-----------------------------------|--| | Parameter | Symbol | MIN | TYP | MAX | Unit | Condition | | | Bias Current | Icc | - | 0.7 | 1.4 | mA | | | | Bias current | I <sub>ST</sub> | - | 0 | 10 | μΑ | Ven=0V | | | Shut-Down Mode Current | V <sub>OUT</sub> | - | 1.200 | - | V | Io=50mA | | | Output Voltage | lo | 2.5 | - | - | Α | | | | Maximum Output Current | lost | - | 2.0 | - | Α | Vo=0V | | | Maximum Short Current | Tcvo | - | 0.01 | - | %/°C | | | | Temperature coefficient of Output Voltage | $V_{FB1}$ | 0.643 | 0.650 | 0.657 | V | Io=50mA | | | Feed Back Voltage 1 | $V_{FB2}$ | 0.630 | 0.650 | 0.670 | V | Io=0 to 2A, Ta=-10 to 100°C*5 | | | Feed Back Voltage 2 | Reg.l1 | - | 0.1 | 0.5 | %/V | VCC=4.3V to 5.5V | | | Line Regulation 1 | Reg.l2 | - | 0.1 | 0.5 | %/V | VIN=1.2V to 3.3V | | | Line Regulation 2 | Reg.L | - | 0.5 | 10 | mV | Io=0 to 2A | | | Dropout Voltage (BD3506F) | dVo | - | 120 | 200 | mV | Io=1A,VIN=1.2V, Ta=-10 to 100°C*5 | | | Dropout Voltage (BD3506EFV) | dVo | - | 100 | 160 | mV | Io=1A,VIN=1.2V, Ta=-10 to 100°C*5 | | | Standby Discharge Current | Iden | 150 | - | - | mA | Ven=0V, Vo=1V | | | [Enable] | | | | | | | | | High level Enable Input Voltage | Enhi | 2 | - | 5.5 | V | | | | Low level Enable Input Voltage | Enlow | -0.3 | - | 0.8 | V | | | | Enable pin Input Current | len | - | 7 | 10 | μΑ | Ven=3V | | | [Voltage Feed Back] | | | | | | | | | Feed Back terminal Bias Current | I <sub>FB</sub> | -100 | 0 | 100 | nA | | | | [NRCS] | | | | | | | | | NRCS Charge Current | Inrcs | 14 | 20 | 26 | μΑ | Vnrcs=0.5V | | | NRCS Standby Voltage | V <sub>STB</sub> | - | 0 | 50 | mV | Ven=0V | | | [UVLO] | | | | | | | | | VCC UVLO | $V_{\text{CCUVLO}}$ | 4.00 | 4.15 | 4.30 | V | Vcc:Sweep-up | | | VCC UVLO Hysteresis | Vcchys | 100 | 160 | 220 | mV | Vcc:Sweep-down | | <sup>\*5</sup> Design Guarantee <sup>\*</sup> No radiation-resistant design is adopted for the present product. #### ● Reference Data Fig.1 Transient Response Fig.4 Input Voltage SequenceFinal Input Voltage VIN Fig.7 Transient Response (rise) Cout=100uF Fig.10 Transient Response (rise) Cout=220uF Fig.2 Input Voltage SequenceFinal Input Voltage EN Fig.5 Ta-Vfb Fig.8 Transient Response (fall) Cout=100uF Fig.11 Start up Wave Form Fig.3 VIN-IIN(Ta=25°C) Fig.6 Input Voltage SequenceFinal Input Voltage VCC: Fig.9 VEN-IEN Fig.12 Shut down Wave Form Fig.13 VNRCS-VFB Fig.14 Transient Response (fall) Cout=220uF Fig.15 Transient Response (rise) 47u MLCC+30m $\Omega$ Fig.16 Transient Response (fall) 47u MLCC+30m $\Omega$ # ●Block Diagram ⊚BD3506F # ⊚BD3506EFV # ●Pin Configration and Pin Function #### ©BD3506F #### **OPin Function** | Pin<br>No. | Pin<br>Name | PIN FUNCTION | |------------|-------------|-----------------------------------------------| | 1 | EN | Enable Pin | | 2 | VIN | Input Voltage Pin | | 3 | FB | Output Voltage Feedback | | 4 | VCC | Power Source | | 5 | GND | Ground Pin | | 6 | NRCS | NRCS(Non Rush Current on Start Up) time setup | | 7 | VO1 | VO1 Pin | | 8 | VO2 | VO2 Pin | # ◎BD3506EFV OPin Configration # **OPin Function** | PIN<br>No. | PIN<br>Name | PIN FUNCTION | | |------------|-------------|-----------------------------------------------|--| | 1 | N.C. | Non connection | | | 2 | GND1 | Ground1 Pin | | | 3 | GND2 | Ground2 Pin | | | 4 | NRCS | NRCS(Non Rush Current on Start Up) time setup | | | 5 | VO1 | VO1 Pin | | | 6 | VO2 | VO2 Pin | | | 7 | VO3 | VO3 Pin | | | 8 | VO4 | VO4 Pin | | | 9 | VO5 | VO5 Pin | | | 10 | VO6 | VO6 Pin | | | 11 | N.C. | Non connection | | | 12 | N.C. | Non connection | | | 13 | EN | Enable Pin | | | 14 | VIN1 | Input Voltage1 Pin | | | 15 | VIN2 | Input Voltage2 Pin | | | 16 | FB | Output Voltage Feedback | | | 17 | VCC | Power Source | | | 18 | N.C. | Non connection | | | 19 | N.C. | Non connection | | | 20 | GND3 | Ground3 Pin | | #### Block Function #### AMP An error amplifier that compares reference voltage (VREF) to Vo and drives Nch FET (Ron = $120/100 \text{ m}\Omega$ ) of output. The frequency characteristics are optimized so that low ESR functional polymer capacitor can be used for the output capacitor and high-speed transient response can be achieved. The input voltage range at the AMP section is GND-2.5V and the output voltage range of the AMP section is GND-VCC. At the time of EN OFF or UVLO, the output is brought to the LOW level and the output NchFET is turned OFF. #### •EN By the logic input pin, regulator ON/OFF is controlled. At the time of OFF, the circuit current is controlled to be 0 $\mu$ A to reduce the standby current consumption of the apparatus. In addition, EN turns ON FET that can discharge NRCS terminal Vo and removes excess electric charge to prevent maloperation of IC on the load side. Since there is no electrical connection with the Vcc terminal as is the case of Di for electrostatic measures, it does not depend on the input sequence. #### UVLO UVLO turned OFF output to prevent output voltage from making maloperation at the time of Vcc reduced voltage. Same as EN, UVLO discharges NRCS Vo. When voltage exceeds the threshold voltage (TYP 4.15V), UVLO starts output. #### **•**CURRENT LIMIT In the event the output current that exceeds the current (2.5A or more) set inside the IC flows when output is turned ON, output voltage is attenuated to protect the IC on the load side. When current reduces, output voltage returns to the set voltage. #### •NRCS Connecting an external capacitor to the counter-GND of NRCS pin can achieve soft start. The output voltage startup time is determined by the time when the NRCS terminal reaches VFB (0.65V). During start-up, the NRCS terminal serves as a constant current source of $20~\mu A$ (Typ.) output, and charges the capacitor externally connected. #### TSD (Thermal Shut down) In order to prevent thermal breakdown and thermal runaway of the IC, the output is turned OFF when chip temperature becomes high. In addition, when temperature returns to the specified temperature, the output is recovered. However, since the temperature protection circuit is originally built in to protect the IC itself, thermal design within Tj(max) is requested. #### VIN This is a large-current supply line. The VIN terminal is connected to the rain of output NchFET. Since there is no electrical connection with the Vcc terminal as is the case of Di for electrostatic measures, it does not depend on the input sequence. However, because there is body Di of output NchFET between VIN and Vo, there is electrical connection (Di-connection) between VIN and Vo. Consequently, when the output is turned ON/OFF by VIN, reverse current flows from Vo to VIN, to which care must be taken. # ●Timing Chart V<sub>CC</sub> ON/OFF #### ●Evaluation Board # ■BD3506F Evaluation Board Application Components | Part No | Value | Company | Parts Name | |---------|-------|---------|-------------| | U1 | - | ROHM | BD3506F | | R1 | 3.3k | ROHM | MCR03Series | | R2 | 3.9k | ROHM | MCR03Series | | Part No | Value | Company | Parts Name | |---------|--------|-----------|--------------| | Ccc | 1µF | MURATA | GRM18 Series | | Cin1 | 10µF | MURATA | GRM21 Series | | Co | 220µF | SANYO,etc | 2R5TPE220MF | | C6 | 0.01µF | MURATA | GRM18 Series | # ■BD3506F Evaluation Board Layout For Evaluation Board, BD3506EFV is available. # **●**Recommended Circuits | Part No | Value | Notes for use | |---------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R1/R2 | 6.5k/5.5k | The present IC can set output voltage by external reference voltage (VR) and value of output voltage setting resistors (R1, R2). Output voltage can be set by VRxR2/(R1+R2) but it is recommended to use at the resistance value (total: about 10 k $\Omega$ ) which is not susceptible to VREF bias current (±100 nA). | | С3 | 100µF | Connect the output capacitor between Vo1, Vo2 terminals and GND terminal without fail in order to stabilize output voltage. The output capacitor has a role to compensate for the phase of loop gain and to reduce output voltage fluctuation when load is rapidly changed. When there is an insufficient capacity value, there is a possibility to cause oscillation, and when the equivalent serial resistance (ESR) of the capacitors is large, output voltage fluctuation is increased when load is rapidly changed. About 100- $\mu$ F high-performance electrolytic capacitors are recommended but output capacitor greatly depends on temperature and load conditions. In addition, when only ceramic capacitors with low ESR are used, or various capacitors are connected in series, the total phase allowance of loop gain becomes not sufficient, and oscillation may result. Thoroughgoing confirmation at application temperature and under load range conditions is requested. | | C1 | 0.1µF | The input capacitor plays a part to lower output impedance of a power supply connected to input terminals (Vcc). When output impedance of this power supply increases, the input voltages (Vcc,) become unstable and there is a possibility of giving rise to oscillation and degraded ripple rejection characteristics. The use of capacitors of about 0.1 $\mu F$ with low ESR, which provide less capacity value changes caused by temperature changes, is recommended, but since input capacitor greatly depends on characteristics of the power supply used for input, substrate wiring pattern, thoroughgoing confirmation under the application temperature and load range, is requested. | | C2 | 10µF | The input capacitor plays a part to lower output impedance of a power supply connected to input terminals (VIN). When output impedance of this power supply increases, the input voltages (VIN) become unstable and there is a possibility of giving rise to oscillation and degraded ripple rejection characteristics. The use of capacitors of about 10 $\mu$ F with low ESR, which provide less capacity value changes caused by temperature changes, is recommended, but since input capacitor greatly depends on characteristics of the power supply used for input, substrate wiring pattern, thoroughgoing confirmation under the application temperature and load range, is requested. | | C4 | 1µF | To the present IC, there mounted is a function (Non Rush Current on Start-up: NRCS) to prevent rush current from VIN to load and output capacitor via Vo at the output voltage start-up. When the EN terminal is reset from High or UVLO, constant current is allowed to flow from the NRCS terminal. By this current, voltage generated at the NRCS terminal becomes the reference voltage and output voltage is started. In order to stabilize the NRCS set time, it is recommended to use a capacitor (B special) with less capacity value change caused by temperature change. | #### About heat loss In designing heat, operate the apparatus within the following conditions. (Because the following temperatures are warranted temperature, be sure to take margin, etc. into account.) - 1. Ambient temperature Ta shall be not more than 100°C. - 2. Chip junction temperature Tj shall be not more than 150°C. Chip junction temperature Tj can be considered under the following two cases. (1) Chip junction temperature Tj is found from (2) Chip junction temperature Tj is found from ambient temperature Ta: IC surface temperature TC under actual $T_j=Ta+\theta j-a\times W$ application conditions: Tj=TC+ $\theta$ j-c × W <Reference value> $\theta$ i-a:SOP8 222.0°C/W (IC only) <Reference value> 181.0°C/W Single-layer substrate $\theta$ i-c:SOP8 41.0°C/W (substrate surface copper foil area: less 3%) HTSSOP-B20 45.0°C/W Single-layer substrate Substrate size:70 × 70 × 1.6mm 125.0°C/W (substrate surface copper foil area: less 3%)) $\theta$ j-a:HTSSOP-B20 (Substrate surface capper 2nd-layer foil area:less3%) 86.2°C/W (substrate surface copper foil area:15 × 15mm<sup>2</sup>) 2nd-laver $\theta$ j-a:HTSSOP-B20 125.0°C/W 54.3°C/W (substrate surface copper foil area: 70 × 70mm<sup>2</sup>) 86.2°C/W 4th-laver 54.3°C/W 39.1°C/W (substrate surface copper foil area: 70 × 70mm<sup>2</sup>) 39.1°C/W Substrate size $70 \times 70 \times 1.6$ mm<sup>3</sup> (thermal vias in the board.) Most of heat loss in BD3506F/EFV occurs at the output Nch FET. The power lost is determined by multiplying the voltage between VIN and Vo by the output current. Confirm voltage and output current conditions of VIN and Vo used, and collate them with the thermal derating characteristics. Because BD3506EFV employs the power PKG, the thermal derating characteristics significantly vary in accord with the pc board conditions. When designing, care must be taken to the size of a pc board to be used. Power dissipation (W) = {Input voltage (VIN) – Output voltage (V0≒VREF)}xIo (averaged) Ex.) If VIN = 1.8 volts, V0=1.2 volts, and Io (averaged)=1.5 A, the power dissipation is given by the following: Power dissipation (W) = $$(1.8 \text{ volts} - 1.2 \text{ volts}) \times 1.5 \text{ (A)}$$ = 0.9 W #### ● Equivalent Circuit #### Notes for use 1. Input terminals (VCC, VIN, EN) In the present IC, EN terminal, VIN terminal, and VCC terminal have an independent construction. In addition, in order to prevent malfunction at the time of low input, the UVLO function is equipped with the VCC terminal. They begin to start output voltage when all the terminals reach threshold voltage without depending on the input order of input terminals. #### 2. Operating range Within the operating range, the operation and function of the circuits are generally guaranteed at an ambient temperature within the range specified. The values specified for electrical characteristics may not be guaranteed, but drastic change may not occur to such characteristics within the operating range. 3. Permissible dissipation With respect to the permissible dissipation, the thermal derating characteristics are shown in the Exhibit, which we hope would be used as a good-rule-of-thumb. Should the IC be used in such a manner to exceed the permissible dissipation, reduction of current capacity due to chip temperature rise, and other degraded properties inherent to the IC would result. You are strongly urged to use the IC within the permissible dissipation. - 4. Built-in thermal shutdown protection circuit - The thermal shutdown circuit is first and foremost intended for interrupt IC from thermal runaway, and is not intended to protect and warrant the IC. Consequently, never attempt to continuously use the IC after this circuit is activated or to use the circuit with the activation of the circuit premised. - 5. Inspection by set substrate - In the event a capacitor is connected to a pin with low impedance at the time of inspection with a set substrate, there is a fear of applying stress to the IC. Therefore, be sure to discharge electricity for every process. As electrostatic measures, provide grounding in the assembly process, and take utmost care in transportation and storage. Furthermore, when the set substrate is connected to a jig in the inspection process, be sure to turn OFF power supply to connect the jig and be sure to turn OFF power supply to remove the jig. - 6. For the present product, thoroughgoing quality control is carried out, but in the event that applied voltage, working temperature range, and other absolute maximum rating are exceeded, the present product may be destroyed. Because it is unable to identify the short mode, open mode, etc., if any special mode is assumed, which exceeds the absolute maximum rating, physical safety measures are requested to be taken, such as fuses, etc.. - 7. The use in the strong electromagnetic field may sometimes cause malfunction, to which care must be taken. - 8. In the event that load containing a large inductance component is connected to the output terminal, and generation of back-EMF at the start-up and when output is turned OFF is assumed, it is requested to insert a protection diode. 9. We are certain that examples of applied circuit diagrams are recommendable, but you are requested to thoroughly confirm the characteristics before using the IC. In addition, when the IC is used with the external circuit changed, decide the IC with sufficient margin provided while consideration is being given not only to static characteristics but also variations of external parts and our IC including transient characteristics. 10. The present IC is a monolithic IC and has P<sup>+</sup> isolation between elements to separate elements and a P substrate. With this P layer and N layer of each element, PN junction is formed, and various parasitic elements are formed. For example, when resistors and transistors are connected to terminals as illustrated below, Oat the resistor, when GND>terminal A, and at transistor (NPN), when GND>terminal B,PN junction works as a parasitic diode. Oat the transistor (NPN), when GND>terminal B,the parasitic NPN transistor is operated by the N-layer of other element adjacent to the parasitic diode. The parasitic element is inevitably formed because of the IC construction. The operation of the parasitic element gives rise to mutual interference between circuits and results in malfunction, and eventually, breakdown. Consequently, take utmost care not to use the IC to operate the parasitic element such as applying voltage lower than GND (P substrate) to the input terminal. # ●Power Dissipation ①Without heat sink θj-a=222°C/W ②Mounted on board 70mm×70mm×1.6mm Glass-epoxy PCB θj-a=181°C/W #### HTSSOPB-20 Ambient Temperature: Ta(°C) measure : TH-156(Kuwano-Denki) measure condition : Rohm Standard Board PCB size: 70mm×70mm×1.6mmt(PCB with Thermal Via) PCB① : Single-layer substrate PCB② : Double-layer substrate (substrate surface copper foil area 15mm × 15mm) ${\sf PCB} \@ifnextchar[{\@model{QG}}{\ootal}{\@model{QG}}: Double-layer substrate$ (substrate surface copper foil area 70mm × 70mm) PCB4 : Fourth-layer substrate (substrate surface copper foil area $70\text{mm} \times 70\text{mm}$ ) # Ordering part number #### SOP8 #### HTSSOP-B20 #### Notes No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd. The content specified herein is subject to change for improvement without notice. The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request. Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage. The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information. The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices). The Products specified in this document are not designed to be radiation tolerant. While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons. Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual. The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law. Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us. # ROHM Customer Support System http://www.rohm.com/contact/