# Dual Ultra Low-Noise Low Dropout Voltage Regulator with 1.0 V ON/OFF Control The MC33762 is a dual Low DropOut (LDO) regulator featuring excellent noise performances. Thanks to its innovative design, the circuit reaches an impressive 40 $\mu$ VRMS noise level *without* an external bypass capacitor. Housed in a small $\mu$ 8 package, it represents the ideal designer's choice when space and noise are at premium. The absence of external bandgap capacitor accelerates the response time to a wake-up signal and keeps it within 40 $\mu$ s, making the MC33762 as a natural candidate for portable applications. The MC33762 also hosts a novel architecture which prevents excessive undershoots in the presence of fast transient bursts, as in any bursting systems. Finally, with a static line regulation better than -75 dB, it naturally shields the downstream electronics from choppy lines. #### **Features** - Nominal Output Current of 80 mA with a 100 mA Peak Capability - Ultra–Low Noise: 150 nV/ $\sqrt{\rm Hz}$ @ 100 Hz, 40 $\mu$ VRMS 100 Hz–100 kHz Typical, I<sub>out</sub> = 60 mA, Co = 1.0 $\mu$ F - Fast Response Time from OFF to ON: 40 µs Typical - Ready for 1.0 V Platforms: ON with a 900 mV High Level - Typical Dropout of 90 mV @ 30 mA, 160 mV @ 80 mA - Ripple Rejection: 70 dB @ 1.0 kHz - 1.5% Output Precision @ 25°C - Thermal Shutdown - V<sub>out</sub> Available at 2.5 V, 2.8 V, and 3.0 V - Separate Dice for Each Regulator Provides Maximum Isolation Between Regulators - Operating Range from -40 to +85°C - Pb-Free Packages are Available ### **Applications** - Noise Sensitive Circuits: VCOs RF Stages, etc. - Bursting Systems (TDMA Phones) - All Battery Operated Devices ## ON Semiconductor® http://onsemi.com Micro8™ DM SUFFIX CASE 846A # PIN CONFIGURATION AND MARKING DIAGRAM xxxx = Device Code See Table – Page 4 A = Assembly Location Y = Year W = Work Week = Pb–Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet. Figure 1. Simplified Block Diagram ## PIN FUNCTION DESCRIPTIONS | Pin # | Pin Name | Function | Description | |-------|-------------------|-----------------------------|-------------------------------------------------------------------------------------| | 1 | GND1 | Ground of the 1st LDO | | | 2 | En1 | Enables the 1st LDO | A 900 mV level on this pin is sufficient to start this LDO. A 150 mV shuts it down. | | 3 | GND2 | Ground of the 2nd LDO | | | 4 | En2 | Enables the 2nd LDO | A 900 mV level on this pin is sufficient to start this LDO. A 150 mV shuts it down. | | 5 | V <sub>cc2</sub> | 2nd LDO V <sub>cc</sub> pin | This pin brings the power to the 1st LDO and requires adequate decoupling. | | 6 | V <sub>out2</sub> | Shuts or wakes-up the IC | This pin requires a 1.0 μF output capacitor to be stable. | | 7 | V <sub>cc1</sub> | 1st LDO V <sub>cc</sub> pin | This pin brings the power to the 1st LDO and requires adequate decoupling. | | 8 | V <sub>out1</sub> | Delivers the output voltage | This pin requires a 1.0 μF output capacitor to be stable. | #### **MAXIMUM RATINGS** | | | | Value | | | |---------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------|-------------|--------------------------|----------------| | Rating | Pin# | Symbol | Min | Max | Unit | | Power Supply Voltage | 1 | V <sub>in</sub> | _ | 12 | V | | ESD Capability, HBM Model | All Pins | _ | _ | 1.0 | kV | | ESD Capability, Machine Model | All Pins | _ | _ | 200 | V | | Maximum Power Dissipation NW Suffix, Plastic Package Thermal Resistance Junction-to-Air | _ | P <sub>D</sub> | | Internally Limited | W<br>°C/W | | Operating Ambient Temperature Maximum Junction Temperature (Note 1) Maximum Operating Junction Temperature (Note 2) | -<br>-<br>- | T <sub>A</sub> T <sub>Jmax</sub> T <sub>J</sub> | -<br>-<br>- | -40 to +85<br>150<br>125 | °C<br>°C<br>°C | | Storage Temperature Range | - | T <sub>stg</sub> | - | -60 to +150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. Internally limited by shutdown. - Specifications are guaranteed below this value. | Characteristics | Pin # | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------|-------------|------------------|-------------------|----------| | LOGIC CONTROL SPECIFICATIONS | 1 111 # | Cymbol | | iyp | WIGA | Ome | | Input Voltage Range | 2–4 | V <sub>ON/OFF</sub> | 0 | _ | V <sub>in</sub> | V | | ON/OFF Input Resistance (all versions) | 2–4 | R <sub>ON/OFF</sub> | _ | 250 | - | kΩ | | ON/OFF Control Voltages (Note 3) Logic Zero, OFF State, I <sub>O</sub> = 50 mA Logic One, ON State, I <sub>O</sub> = 50 mA | 2–4 | V <sub>ON/OFF</sub> | 900 | _<br>_ | 150<br>- | mV | | CURRENTS PARAMETERS | | <u>I</u> | | | | | | Current Consumption in OFF State (all versions) OFF Mode Current: V <sub>in</sub> = V <sub>out</sub> + 1.0 V, I <sub>O</sub> = 0, V <sub>OFF</sub> = 150 mV | _ | IQ <sub>OFF</sub> | _ | 0.1 | 2.0 | μΑ | | Current Consumption in ON State (all versions)<br>ON Mode Current: $V_{in} = V_{out} + 1.0 \text{ V}, I_O = 0, V_{ON} = 3.5 \text{ V}$ | - | IQ <sub>ON</sub> | - | 180 | - | μΑ | | Current Consumption in ON State (all versions), ON Mode Saturation Current: $V_{in} = V_{out} - 0.5 \text{ V}$ , No Output Load | _ | IQ <sub>SAT</sub> | _ | 800 | - | μΑ | | Current Limit V <sub>in</sub> = Vout <sub>nom</sub> + 1.0 V,<br>Output is brought to Vout <sub>nom</sub> - 0.3 V (all versions) | _ | I <sub>MAX</sub> | 100 | 180 | - | mA | | OUTPUT VOLTAGES | • | | • | | | | | $V_{out}$ + 1.0 V < $V_{in}$ < 6.0 V, $T_A$ = 25°C, 1.0 mA < $I_{out}$ < 80 mA 2.5 V | 5–7 | V <sub>out</sub> | 2.462 | 2.5 | 2.537 | V | | 2.8 V | 5–7 | V <sub>out</sub> | 2.758 | 2.8 | 2.842 | V | | 3.0 V | 5–7 | V <sub>out</sub> | 2.955 | 3.0 | 3.045 | V | | 3.3 V | 5–7 | V <sub>out</sub> | 3.250 | 3.3 | 3.349 | V | | 3.6 V | 5–7 | V <sub>out</sub> | 3.546 | 3.6 | 3.654 | V | | Other Voltages up to 5.0 V Available in 50 mV Increment Steps | 5–7 | V <sub>out</sub> | -1.5 | Х | +1.5 | % | | $V_{out} + 1.0 \text{ V} < V_{in} < 6.0 \text{ V}, T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, 1.0 \text{ mA} < I_{out} < 80 \text{ mA}$ 2.5 V | 5–7 | V <sub>out</sub> | 2.425 | 2.5 | 2.575 | V | | 2.8 V | 5–7 | V <sub>out</sub> | 2.716 | 2.8 | 2.884 | V | | 3.0 V | 5–7 | V <sub>out</sub> | 2.91 | 3.0 | 3.090 | V | | 3.3 V | 5–7 | V <sub>out</sub> | 3.201 | 3.3 | 3.399 | V | | 3.6 V | 5–7 | V <sub>out</sub> | 3.492 | 3.6 | 3.708 | V | | Other Voltages up to 5.0 V Available in 50 mV Increment Steps | 5–7 | V <sub>out</sub> | -3.0 | Х | +3.0 | % | | LINE AND LOAD REGULATION, DROPOUT VOLTAGES | | | | | | | | $ \mbox{Line Regulation (all versions)} \qquad \qquad \mbox{V}_{out} + 1.0 \mbox{ V} < \mbox{V}_{in} < 12 \mbox{ V}, \mbox{I}_{out} = 80 \mbox{ mA} $ | 5–7 | Reg <sub>line</sub> | - | ı | 20 | mV | | Load Regulation (all versions)V $_{in}$ = V $_{out}$ + 1.0 V, C $_{out}$ = 1.0 $\mu F,$ I $_{out}$ = 1.0 to 80 mA | 5–7 | Reg <sub>load</sub> | - | - | 40 | mV | | Dropout Voltage (all versions) (Note 3) | 5–7<br>5–7<br>5–7 | V <sub>in</sub> -V <sub>out</sub><br>V <sub>in</sub> -V <sub>out</sub><br>V <sub>in</sub> -V <sub>out</sub> | _<br>_<br>_ | 90<br>140<br>160 | 150<br>200<br>250 | mV | | DYNAMIC PARAMETERS | 1 | 1 | 1 | <u> </u> | 1 | <u>I</u> | | Ripple Rejection (all versions) $V_{in} = V_{out} + 1.0 \text{ V} + 1.0 \text{ kHz } 100 \text{ mVpp Sinusoidal Signal}$ | 5–7 | Ripple | _ | -70 | _ | dB | | Output Noise Density @ 1.0 kHz | 5–7 | _ | _ | 150 | _ | nV/√Hz | | RMS Output Noise Voltage (all versions) $C_{out} = 1.0 \mu F$ , $I_{out} = 50 \mu A$ , $F = 100 \mu D$ to 1.0 MHz | 5–7 | Noise | _ | 35 | _ | μV | | Output Rise Time (all versions) $C_{out}$ = 1.0 $\mu$ F, $I_{out}$ = 50 mA, 10% of Rising ON Signal to 90% of Nominal $V_{out}$ | 5–7 | t <sub>rise</sub> | - | 40 | - | μs | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown (all versions) | _ | _ | - | ı | 125 | °C | | | | | | | | | <sup>3.</sup> Voltage slope should be greater than 2.0 mV/ $\mu$ s #### ORDERING INFORMATION | Device | Marking | Voltage Output | Package | Shipping <sup>†</sup> | | | |-------------------|---------|----------------|---------------------|--------------------------|--|--| | MC33762DM-2525R2 | | | Micro8 | | | | | MC33762DM-2525R2G | 2525 | 2.5 V | Micro8<br>(Pb-Free) | ] | | | | MC33762DM-2828R2 | | | Micro8 | | | | | MC33762DM-2828R2G | 2528 | 2.8 V | Micro8<br>(Pb-Free) | 4000 Units / Tape & Reel | | | | MC33762DM-3030R2 | | | Micro8 | | | | | MC33762DM-3030R2G | 3030 | 3.0 V | Micro8<br>(Pb-Free) | | | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure. BRD8011/D. #### **DEFINITIONS** #### **Load Regulation** The change in output voltage for a change in output current at a constant chip temperature. #### **Dropout Voltage** The input/output differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 100 mV below its nominal value (which is measured at 1.0 V differential value). The dropout level is affected by the chip temperature, load current and minimum input supply requirements. #### **Output Noise Voltage** This is the integrated value of the output noise over a specified frequency range. Input voltage and output current are kept constant during the measurement. Results are expressed in $\mu VRMS$ . #### **Maximum Power Dissipation** The maximum total dissipation for which the regulator will operate within its specs. #### **Quiescent Current** The quiescent current is the current which flows through the ground when the LDO operates without a load on its output: internal IC operation, bias etc. When the LDO becomes loaded, this term is called the Ground current. It is actually the difference between the input current (measured through the LDO input pin) and the output current. #### Line Regulation The change in output voltage for a change in input voltage. The measurement is made under conditions of low dissipation or by using pulse technique such that the average chip temperature is not significantly affected. One usually distinguishes *static line regulation* or *DC line regulation* (a DC step in the input voltage generates a corresponding step in the output voltage) from *ripple rejection* or *audio susceptibility* where the input is combined with a frequency generator to sweep from a few hertz up to a defined boundary while the output amplitude is monitored. #### **Thermal Protection** Internal thermal shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. When activated at typically 125°C, the regulator turns off. This feature is provided to prevent catastrophic failures from accidental overheating. #### **Maximum Package Power Dissipation** The maximum power package power dissipation is the power dissipation level at which the junction temperature reaches its maximum operating value, i.e. 125°C. Depending on the ambient temperature, it is possible to calculate the maximum power dissipation and thus the maximum available output current. #### **Characterization Curves** Curves are Common to Both Regulators Figure 2. Ground Current versus Output Current Figure 3. Quiescent Current versus Temperature Figure 4. Dropout versus Output Current Figure 5. Output Voltage versus Output Current Figure 6. Dropout versus Temperature #### **APPLICATION HINTS** #### **Input Decoupling** As with any regulator, it is necessary to reduce the dynamic impedance of the supply rail that feeds the component. A $1.0\,\mu\text{F}$ capacitor either ceramic or tantalum is recommended and should be connected close to the MC33762 package. Higher values will correspondingly improve the overall line transient response. ### **Output Decoupling** Thanks to a novel concept, the MC33762 is a stable component and does not require any specific Equivalent Series Resistance (ESR) neither a minimum output current. Capacitors exhibiting ESRs ranging from a few m $\Omega$ up to 3.0 $\Omega$ can thus safely be used. The minimum decoupling value is 1.0 $\mu$ F and can be augmented to fulfill stringent load transient requirements. The regulator accepts ceramic chip capacitors as well as tantalum devices. #### **Noise Performances** Unlike other LDOs, the MC33762 is a true low–noise regulator. Without the need of an external bypass capacitor, it typically reaches the incredible level of 40 $\mu VRMS$ overall noise between 100 Hz and 100 kHz. To give maximum insight on noise specifications, ON Semiconductor includes spectral density graphics. The classical bypass capacitor impacts the startup phase of standard LDOs. However, thanks to its low–noise architecture, the MC33762 operates without a bypass element and thus offers a typical 40 $\mu s$ startup phase. #### **Protections** The MC33762 hosts several protections, giving natural ruggedness and reliability to the products implementing the component. The output current is internally limited to a maximum value of 180 mA *typical* while temperature shutdown occurs if the die heats up beyond 125°C. These values let you assess the maximum differential voltage the device can sustain at a given output current before its protections come into play. The maximum dissipation the package can handle is given by: $$P_{\text{max}} = \frac{T_{\text{Jmax}} - T_{\text{A}}}{R_{\theta \text{JA}}}$$ If $T_{Jmax}$ is limited to 125°C, then the MC33762 can dissipate up to 395 mW @ 25°C. The power dissipated by the MC33762 can be calculated from the following formula: $$Ptot = \left(V_{in} \times I_{gnd}(I_{out})\right) + \left(V_{in} - V_{out}\right) \times I_{out}$$ or $$Vin_{max} = \frac{Ptot + V_{out} \times I_{out}}{I_{gnd} + I_{out}}$$ If a 80 mA output current is needed, the ground current is extracted from the data-sheet curves: 4.0 mA @ 80 mA. For a half 2.8 V MC33762 (2.8 V) operating at 25°C, the maximum input voltage will then be 7.3 V. #### **Typical Applications** The following picture portrays the typical application of the MC33762. Figure 7. A Typical Application Schematic As for any low noise designs, particular care has to be taken when tackling Printed Circuit Board (PCB) layout. Connections shall be kept short and wide. Layout example as given in the MC33761 application hints can be used as a starting basis. #### **Understanding the Load Transient Improvement** The MC33762 features a novel architecture which allows the user to easily implement the regulator in burst systems where the time between two current shots is kept very small. The quality of the transient response time is related to many parameters, among which the closed-loop bandwidth with the corresponding phase margin plays an important role. However, other characteristics also come into play like the series pass transistor saturation. When a current perturbation suddenly appears on the output, e.g. a load increase, the error amplifier reacts and actively biases the PNP transistor. During this reaction time, the LDO is in open-loop and the output impedance is rather high. As a result, the voltage brutally drops until the error amplifier effectively closes the loop and corrects the output error. When the load disappears, the opposite phenomenon takes place with a positive overshoot. The problem appears when this overshoot decays down to the LDO steady-state value. During this decreasing phase, the LDO stops the PNP bias and one can consider the LDO asleep (Figure 8). If by misfortune a current shot appears, the reaction time is incredibly lengthened and a strong undershoot takes place. This reaction is clearly not acceptable for line sensitive devices, such as VCOs or other Radio–Frequency parts. This problem is dramatically exacerbated when the output current drops to zero rather than a few mA. In this later case, the internal feedback network is the only discharge path, accordingly lengthening the output voltage decay period (Figure 9). The MC33762 cures this problem by implementing a clever design where the LDO detects the presence of the overshoot and forces the system to go back to steady–state as soon as possible, ready for the next shot. Figure 10 and 11 show how it positively improves the response time and decreases the negative peak voltage. Figure 8. A Standard LDO Behavior when the Load Current Disappears Figure 9. A Standard LDO Behavior when the Load Current Appears in the Decay Zone Figure 10. Without Load Transient Improvement Figure 11. MC33762 with Load Transient Improvement #### MC33762 Has a Fast Startup Phase Thanks to the lack of bypass capacitor the MC33762 is able to supply its downstream circuitry as soon as the OFF to ON signal appears. In a standard LDO, the charging time of the external bypass capacitor hampers the response time. A simple solution consists in suppressing this bypass element but, unfortunately, the noise rises to an unacceptable level. MC33762 offers the best of both worlds since it no longer includes a bypass capacitor and starts in less than 40 $\mu s$ typically (Repetitive at 200 Hz). It also ensures an incredible low–noise level of 40 $\mu VRMS$ 100 Hz–100 kHz. The following picture details the typical 33762 startup phase. Figure 12. Repetitive Startup Waveforms # **TYPICAL TRANSIENT RESPONSES** Figure 13. Output is Pulsed from 2.0 mA to 80 mA Figure 14. Discharge Effects from 0 to 40 mA #### **TYPICAL TRANSIENT RESPONSES** Figure 15. Load Transient Improvement Effect Figure 16. Load Transient Improvement Effect Figure 17. MC33762 Typical Noise Density Performance Figure 18. MC33762 Typical Ripple Rejection Performance Figure 19. Output Impedance Plot C<sub>out</sub> = 1.0 μF, V<sub>in</sub> = V<sub>out</sub> + 1.0 V #### PACKAGE DIMENSIONS Micro8™ CASE 846A-02 ISSUE G - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. 846A-01 OBSOLETE, NEW STANDARD 846A-02. | | M | ILLIMETE | RS | INCHES | | | | | |-----|------|----------|------|--------|-----------|-------|--|--| | DIM | MIN | NOM | MAX | MIN | MON | MAX | | | | Α | | | 1.10 | | | 0.043 | | | | A1 | 0.05 | 0.08 | 0.15 | 0.002 | 0.003 | 0.006 | | | | b | 0.25 | 0.33 | 0.40 | 0.010 | 0.013 | 0.016 | | | | С | 0.13 | 0.18 | 0.23 | 0.005 | 0.007 | 0.009 | | | | D | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | | | E | 2.90 | 3.00 | 3.10 | 0.114 | 0.118 | 0.122 | | | | е | | 0.65 BSC | | | 0.026 BSC | ; | | | | L | 0.40 | 0.55 | 0.70 | 0.016 | 0.021 | 0.028 | | | | HE | 4.75 | 4.90 | 5.05 | 0.187 | 0.193 | 0.199 | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Micro8 is a trademark of International Rectifier. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 USA/Canada N. American Technical Support: 800-282-9855 Toll Free ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative