## CY62187EV30 MoBL® # 64-Mbit (4 M × 16) Static RAM ### **Features** - Very high speed □ 55 ns - Wide voltage range □ 2.2 V to 3.7 V - Ultra low standby power - Typical standby current: 8 μA - Maximum standby current: 48 μA - Ultra low active power - □ Typical active current: 7.5 mA at f = 1 MHz - Easy memory expansion with $\overline{CE}_1$ , $CE_2$ and $\overline{OE}$ features - Automatic power down when deselected - CMOS for optimum speed and power - Available in Pb-free 48-ball FBGA package ### **Functional Description** The CY62187EV30 is a high performance CMOS static RAM organized as 4 M words by 16-bits. This device features advanced circuit design to provide ultra low active current. It is ideal for providing More Battery Life<sup>TM</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 99 percent when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{CE}_1$ HIGH or $\overline{CE}_2$ LOW or both $\overline{BHE}$ and $\overline{BLE}$ are HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when: deselected ( $\overline{CE}_1$ HIGH or $\overline{CE}_2$ LOW), outputs are disabled ( $\overline{OE}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or during a write operation ( $\overline{CE}_1$ LOW, $\overline{CE}_2$ HIGH and $\overline{WE}$ LOW). To write to the device, take Chip Enables (CE<sub>1</sub> LOW and CE<sub>2</sub> <u>HIGH</u>) and Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>21</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>21</sub>). To read from the device, take <u>Chip Enables</u> ( $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ HIGH) <u>and Output Enable</u> ( $\overline{\text{OE}}$ ) LOW <u>while</u> forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified <u>by the</u> address pins appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the <u>Truth Table</u> on page 9 for a complete description of read and write modes. For a complete list of related documentation, click here. Cypress Semiconductor Corporation Document Number: 001-48998 Rev. \*K 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised October 27, 2015 ### Contents | Pin Configuration | 4 | |--------------------------------|---| | Product Portfolio | 4 | | Maximum Ratings | 5 | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | 6 | | Data Retention Characteristics | 7 | | Data Retention Waveform | 7 | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 13 | |-----------------------------------------|----| | Ordering Code Definitions | 13 | | Package Diagram | 14 | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | 19 | | Worldwide Sales and Design Support | 19 | | Products | 19 | | PSoC® Solutions | 19 | | Cypress Developer Community | 19 | | Technical Support | | # **Pin Configuration** Figure 1. 48-ball FBGA pinout ## **Product Portfolio** | | | | | | | | Power D | issipation | 1 | | |---------------|---------------------------|--------------------|-----|---------------|--------------------------------|-----|---------------------------|----------------|-------------------------------|-----| | Product | V <sub>CC</sub> Range (V) | | | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) | | | Standby L. (A) | | | | | | | | | f = 1 MHz | | f = f <sub>Max</sub> | | Standby I <sub>SB2</sub> (μA) | | | | Min | Typ <sup>[1]</sup> | Max | | Typ <sup>[1]</sup> | Max | <b>Typ</b> <sup>[1]</sup> | Max | <b>Typ</b> <sup>[1]</sup> | Max | | CY62187EV30LL | 2.2 | 3.0 | 3.7 | 55 | 7.5 | 9 | 45 | 55 | 8 | 48 | ### Note <sup>1.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25$ °C. ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Supply Voltage to Ground Potential ......-0.3 V to V<sub>CC(max)</sub> + 0.3 V DC Voltage Applied to Outputs in High Z State $^{[2,\,3]}$ .....-0.3 V to V $_{\rm CC(max)}$ + 0.3 V | DC Input Voltage $^{[2, 3]}$ 0.3 V to $V_{CC (max)}$ + 0.3 | 3 V | |------------------------------------------------------------|-----| | Output Current into Outputs (LOW)20 r | nΑ | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | ΙV | | Latch Up Current> 200 m | ıΑ | ## **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[4]</sup> | | |---------------|------------|------------------------|---------------------------------------|--| | CY62187EV30LL | Industrial | –40 °C to +85 °C | 2.2 V to 3.7 V | | ### **Electrical Characteristics** Over the Operating Range | Doromotor | Description | Toot Con- | ditiono | | | Unit | | |---------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|-----|-------------------------|------| | Parameter | Description | lest Cond | Test Conditions | | | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | 2.2 V ≤ V <sub>CC</sub> ≤ 2.7 V | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | _ | _ | V | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.7 V | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | 2.2 V ≤ V <sub>CC</sub> ≤ 2.7 V | $I_{OL} = 0.1 \text{ mA}$ | _ | _ | 0.4 | V | | | | 2.7 V ≤ V <sub>CC</sub> ≤ 3.7 V | $I_{OL} = 2.1 \text{ mA}$ | _ | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | 2.2 V ≤ V <sub>CC</sub> ≤ 2.7 V | 1 | 1.8 | _ | V <sub>CC</sub> + 0.3 V | V | | | | $2.7 \text{ V} \leq \text{V}_{CC} \leq 3.7 \text{ V}$ | 1 | 2.2 | _ | V <sub>CC</sub> + 0.3 V | V | | V <sub>IL</sub> | Input LOW voltage | 2.2 V≤ V <sub>CC</sub> ≤ 2.7 V | | -0.3 | _ | 0.6 | V | | | | $2.7 \text{ V} \leq \text{V}_{CC} \leq 3.7 \text{ V}$ | 1 | -0.3 | _ | 0.8 <sup>[6]</sup> | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , or | output disabled | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $f = f_{Max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$ | _ | 45 | 55 | mA | | | | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | _ | 7.5 | 9 | mA | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE power down current — CMOS inputs | $\begin{array}{c} \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.2 \text{V} \text{C} \\ \text{(BHE and BLE)} \geq \text{V} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2 \text{V} \text{or} \\ \text{V}_{\text{CC}} = 3.7 \text{V} \end{array}$ | $^{\prime}_{\rm CC}$ $-0.2$ V, | - | 8 | 48 | μА | - $V_{IL(min)} = -2.0V$ for pulse durations less than 20 ns. - V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns. Full Device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub> (min) and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. Under DC conditions the device meets a V<sub>IL</sub> of 0.8 V. However, in dynamic conditions input LOW Voltage applied to the device must not be higher than 0.7 V. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), Address Pins A<sub>20</sub>, A<sub>21</sub> and Byte Enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter [8] | Description | otion Test Conditions | | Unit | |------------------|--------------------|----------------------------------------------------|----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 25 | pF | | C <sub>OUT</sub> | Output capacitance | | 35 | pF | ## **Thermal Resistance** | Parameter [8] | Description | Test Conditions | FBGA | Unit | |---------------|------------------------------------------|--------------------------------------------------------------------------------|-------|------| | $\theta_{JA}$ | Thermal resistance (junction to ambient) | Still Air, soldered on a $3 \times 4.5$ inch, four-layer printed circuit board | 42.35 | °C/W | | $\theta$ JC | Thermal resistance (junction to case) | | 6.25 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms Table 1. AC Test Loads | Parameter | 2.5 V | 3.3 V | Unit | |-----------------|-------|-------|------| | R1 | 16667 | 1103 | Ω | | R2 | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | ### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>T</b> yp <sup>[9]</sup> | Max | Unit | |----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> [10] | Data retention current | $\begin{split} &\frac{V_{CC}}{CE_1} = 1.5 \text{ V,} \\ &\frac{CE_1}{2} V_{CC} - 0.2 \text{ V or } CE_2 \leq 0.2 \text{ V or} \\ &(\text{BHE and BLE}) \geq V_{CC} - 0.2 \text{ V,} \\ &V_{\text{IN}} \geq V_{CC} - 0.2 \text{ V or } V_{\text{IN}} \leq 0.2 \text{ V} \end{split}$ | - | - | 48 | μА | | t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | 55 | _ | _ | ns | ### **Data Retention Waveform** - 9. Typical values <u>are</u> included for reference only and are not guaranteed <u>or tes</u>ted. <u>Typical</u> values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), Address Pins A<sub>20</sub>, A<sub>21</sub> and Byte Enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub>/I<sub>CCDR</sub> spec. Other inputs can - 11. Tested initially and after any design or process changes that may affect these parameters. - 12. <u>Full device</u> operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 13. <u>BHE.BLE</u> is the AND of both <u>BHE</u> and <u>BLE</u>. Chip is deselected by either disabling the chip enable signals or by disabling both <u>BHE</u> and <u>BLE</u>. ## **Switching Characteristics** Over the Operating Range | Parameter [14, 15] | Description. | 55 | ns | 11=24 | |---------------------------------|----------------------------------------------------------------------------|-----|-----|-------| | Parameter [11, 13] | Description | Min | Max | Unit | | Read Cycle | | | • | | | t <sub>RC</sub> | Read cycle time | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 6 | - | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid | - | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 25 | ns | | t <sub>LZOE</sub> | OE LOW to LOW Z <sup>[16]</sup> | 5 | - | ns | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[16, 17]</sup> | - | 20 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to low Z <sup>[16]</sup> | 10 | - | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to high Z <sup>[16, 17]</sup> | - | 20 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power up | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power down | _ | 55 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | - | 55 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to low Z [16] | 10 | _ | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to high Z [16, 17] | - | 20 | ns | | Write Cycle <sup>[18, 19]</sup> | | | _ | | | t <sub>WC</sub> | Write cycle time | 55 | - | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 45 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 45 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | - | ns | | t <sub>PWE</sub> | WE pulse width | 40 | - | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 45 | _ | ns | | t <sub>SD</sub> | Data setup to write end | | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[16, 17]</sup> | _ | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[16]</sup> | 10 | _ | ns | ### Notes <sup>14.</sup> In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Note is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production. <sup>15.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>TH</sub>, input pulse levels of 0 to <sup>15.</sup> Lest conditions for an parameters other than tri-state parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>TH</sub>, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 2 on page 6. 16. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZBE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. 17. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedence state. 18. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>19.</sup> The minimum write cycle pulse width for Write Cycle No. 3 (WE controlled, OE LOW) should be equal to the sum of tsp and thzwe. ## **Switching Waveforms** Figure 4. Read Cycle 1 (Address Transition Controlled) [20, 21] Figure 5. Read Cycle 2 (OE Controlled) [21, 22] <sup>20. &</sup>lt;u>The</u> device is continuously selected. $\overline{OE}$ , $\overline{CE}_1 = V_{IL}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{IL}$ , and $CE_2 = V_{IH}$ . 21. WE is HIGH for read cycle. <sup>22.</sup> Address valid prior to or coincident with $\overline{\text{CE}}_1$ , $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ transition LOW and $\overline{\text{CE}}_2$ transition HIGH. ## Switching Waveforms (continued) Figure 7. Write Cycle 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) [23, 24, 25, 26] - 23. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. - 24. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 25. If $\overline{CE}_1$ goes HIGH and $\overline{CE}_2$ goes LOW simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. - 26. During this period the I/Os are in output state and input signals should not be applied. ## Switching Waveforms (continued) Figure 8. Write Cycle 3 (WE Controlled, OE LOW) [27, 28, 29] Figure 9. Write Cycle 4 (BHE/BLE Controlled, OE LOW) [27, 28] - 27. If CE<sub>1</sub> goes HIGH and CE<sub>2</sub> goes LOW simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state. 28. During this period the I/Os are in output state and input signals should not be applied. 29. The minimum write cycle pulse width should be equal to the sum of tsD and thzwe. ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs Outputs | Mode | Power | |-------------------|-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | X <sup>[30]</sup> | Х | Х | X <sup>[30]</sup> | X <sup>[30]</sup> | High Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | X <sup>[30]</sup> | L | Х | Х | X <sup>[30]</sup> | X <sup>[30]</sup> | High Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | X <sup>[30]</sup> | X <sup>[30]</sup> | Х | Х | Н | Н | High Z | Deselect/Power Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data In (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | Data In (I/O <sub>8</sub> -I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> -I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | Note 30. The 'X' (Don't care) state for the chip enables and byte enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|----------------------|--------------------|-----------------------------------------|--------------------| | 55 | CY62187EV30LL-55BAXI | 001-50044 | 48-ball FBGA (8 x 9.5 x 1.4 mm) Pb-free | Industrial | ## **Ordering Code Definitions** ## **Package Diagram** Figure 10. 48-ball FBGA (8 $\times$ 9.5 $\times$ 1.4 mm) BK48L Package Outline, 001-50044 2. ALL DIMENSIONS ARE IN MILLIMETERS # **Acronyms** | Acronym | Description | | | | |----------------------------------|-----------------------------------------|--|--|--| | BHE | Byte High Enable | | | | | BLE | Byte Low Enable | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | CE | Chip Enable | | | | | FBGA | Fine-Pitch Ball Grid Array | | | | | I/O Input/Output | | | | | | OE | Output Enable | | | | | SRAM Static Random Access Memory | | | | | | WE Write Enable | | | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | ms | millisecond | | | | | ns | nanosecond | | | | | Ω | ohms | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY62187EV30 MoBL <sup>®</sup> , 64-Mbit (4 M × 16) Static RAM Document Number: 001-48998 | | | | | |----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 2595932 | VKN /<br>PYRS | 10/24/08 | New data sheet. | | *A | 2644442 | VKN /<br>PYRS | 01/23/09 | Updated Package Diagram. | | *B | 2672650 | VKN /<br>PYRS | 03/12/09 | Added 55 ns speed bin related information in all instances across the document. Updated Product Portfolio: Changed maximum value in $V_{CC}$ range from 3.6 V to 3.7 V. Changed typical value of "Operating $I_{CC}$ " from 2.5 mA to 3.5 mA at $f=1$ MHz corresponding to 70 ns speed bin. Changed maximum value of "Operating $I_{CC}$ " from 4 mA to 6 mA at $f=1$ MHz corresponding to 70 ns speed bin. Changed typical value of "Operating $I_{CC}$ " form 33 mA to 28 mA at $f=f_{MAX}$ corresponding to 70 ns speed bin. Changed maximum value of "Operating $I_{CC}$ " from 40 mA to 45 mA at $f=f_{MAX}$ corresponding to 70 ns speed bin. Changed maximum value of "Operating $I_{CC}$ " from 40 mA to 45 mA at $f=f_{MAX}$ corresponding to 70 ns speed bin. Changed typical value of $I_{CC}$ parameter from 33 mA to 28 mA at $f=f_{MAX}$ corresponding to 70 ns speed bin. Changed maximum value of $I_{CC}$ parameter from 40 mA to 45 mA at $f=f_{MAX}$ corresponding to 70 ns speed bin. Changed typical value of $I_{CC}$ parameter from 2.5 mA to 3.5 mA at $f=1$ MHz corresponding to 70 ns speed bin. Changed maximum value of $I_{CC}$ parameter from 4 mA to 6 mA at $f=1$ MHz corresponding to 70 ns speed bin. Updated Note 7. Updated Switching Characteristics: Changed minimum value of $I_{CC}$ parameter from 45 ns to 50 ns corresponding to 70 ns speed bin. Changed minimum value of $I_{CC}$ parameter from 30 ns to 35 ns corresponding to 70 ns speed bin. Updated Package Diagram: Changed 48-ball FBGA package dimensions from "8 × 9.5 × 1.6 mm" to "8 × 9.5 × 1.4 mm". spec 001-50044 — Changed revision from ** to *A. | | *C | 2737164 | VKN /<br>AESA | 07/13/09 | Changed status from Preliminary to Final. Updated Product Portfolio: Changed typical value of "Operating $I_{CC}$ " from 3.5 mA to 4 mA at f = 1 MHz corresponding to 55 ns and 70 ns speed bins. Changed typical value of "Operating $I_{CC}$ " from 35 mA to 45 mA at f = $f_{max}$ corresponding to 55 ns speed bin. Changed typical value of "Operating $I_{CC}$ " from 28 mA to 35 mA at f = $f_{max}$ corresponding to 70 ns speed bin. | # **Document History Page** (continued) | Document Number: 001-48998 Powering of Submission Powering of Change | | | | | | |-----------------------------------------------------------------------|---------|---------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Change | Date | Description of Change | | | *C (cont.) | 2737164 | VKN /<br>AESA | 07/13/09 | Updated Electrical Characteristics: Updated details in "Test Conditions" column of $V_{OH}$ , $V_{OL}$ , $V_{IH}$ , $V_{IL}$ parameters (Included $V_{CC}$ range). Changed maximum value of $V_{IL}$ parameter from 0.8 V to 0.7 V corresponding to Test Condition " $V_{CC} = 2.7$ V to 3.7 V". Changed typical value of $I_{CC}$ parameter from 35 mA to 45 mA at $f = f_{max}$ corresponding to 55 ns speed bin. Changed typical value of $I_{CC}$ parameter from 28 mA to 35 mA at $f = f_{max}$ corresponding to 70 ns speed bin. Changed typical value of $I_{CC}$ parameter from 3.5 mA to 4 mA at $f = 1$ MHz corresponding to 55 ns and 70 ns speed bins. Updated Capacitance: Changed maximum value of $I_{CC}$ parameter from 20 pF to 25 pF. Changed maximum value of $I_{CC}$ parameter from 20 pF to 35 pF. Updated Thermal Resistance: Replaced TBD with values for 48-ball FBGA package. Updated AC Test Loads and Waveforms: Updated Table 1: Included $I_{CC}$ range for $I_{CC}$ parameter. Updated Switching Characteristics: Changed minimum value of $I_{CC}$ parameter from 5 ns to 10 ns. Updated Truth Table: Added Note 30 and referred the same note in "X" in " $I_{CC}$ " and " $I_{CC}$ " columns | | | *D | 2765892 | VKN | 09/18/09 | Removed 70 ns speed bin related information in all instances across the document. Updated Product Portfolio: Changed maximum value of "Operating $I_{CC}$ " from 6 mA to 9 mA at f = 1 MHz corresponding to 55 ns speed bin. Updated Electrical Characteristics: Changed typical value of $I_{CC}$ parameter from 4 mA to 7.5 mA at f = 1 MHz corresponding to 55 ns speed bin. Changed maximum value of $I_{CC}$ parameter from 6 mA to 9 mA at f = 1 MHz corresponding to 55 ns speed bin. | | | *E | 3177000 | AJU | 02/18/2011 | Updated Features: Changed value of "Typical Active Current" from 4 mA to 7.5 mA. Updated Pin Configuration: Fixed typo in Figure 1 (Renamed "48-Ball VFBGA" as "48-ball FBGA"). Updated Product Portfolio: Changed typical value of "Operating I <sub>CC</sub> " from 4 mA to 7.5 mA at f = 1 MH corresponding to 55 ns speed bin. Updated Electrical Characteristics: Updated details in "Test Conditions" column of I <sub>SB2</sub> parameter (Included BH and BLE to reflect Byte power down feature). Updated AC Test Loads and Waveforms: Updated Table 1. Updated Data Retention Characteristics: Updated details in "Test Conditions" column of I <sub>CCDR</sub> parameter (Included BH and BLE to reflect Byte power down feature). Changed minimum value of t <sub>R</sub> parameter from t <sub>RC</sub> to 55 ns. Added Ordering Code Definitions under Ordering Information. Updated Package Diagram. Added Acronyms and Units of Measure. Changed all instances of IO to I/O. Updated to new template. | | # **Document History Page** (continued) | Document Title: CY62187EV30 MoBL <sup>®</sup> , 64-Mbit (4 M × 16) Static RAM Document Number: 001-48998 | | | | | | |----------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *F | 3282088 | RAME | 06/14/2011 | Updated Functional Description: Removed the note "For best practice recommendations, refer to the Cypress application note "System Design Guidelines" on <a href="http://www.cypress.com">http://www.cypress.com</a> website" and its reference. Updated Electrical Characteristics: Changed maximum value of $V_{IL}$ parameter corresponding to Test Condition "2.7 $V \le V_{CC} \le 3.7$ V" from 0.7 V to 0.8 V. Added Note 6 and referred the same note in maximum value of $V_{IL}$ parameter. Updated to new template. | | | *G | 3785005 | TAVA | 10/18/2012 | Minor text edits. Updated Package Diagram: spec 001-50044 – Changed revision from *C to *D. | | | *H | 4101127 | VINI | 08/21/2013 | Updated Switching Characteristics: Added Note 14 and referred the same note in "Parameter" column. Updated to new template. Completing Sunset Review. | | | * | 4114808 | NILE | 09/12/2013 | Updated Electrical Characteristics: Updated Note 7. Updated Data Retention Characteristics: Updated Note 10. | | | *J | 4576478 | NILE | 11/21/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Switching Characteristics: Added Note 19 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 29 and referred the same note in Figure 8. | | | *K | 4990839 | VINI | 10/27/2015 | Updated Thermal Resistance: Replaced "2-layer" with "four-layer" in "Test Conditions" column. Changed value of $\theta_{JA}$ parameter corresponding to FBGA package from 59.06 °C/W to 42.35 °C/W. Changed value of $\theta_{JC}$ parameter corresponding to FBGA package from 14.08 °C/W to 6.25 °C/W. Updated to new template. Completing Sunset Review. | | ## Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless cypress.com/go/automotive cypress.com/go/clocks ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2008-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-48998 Rev. \*K